blob: a3eb6db54be7e8bde962729788e165f3b234aa37 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4e5ca3e2003-12-08 01:34:36 +00002/*
wdenkbf9e3b32004-02-12 00:47:09 +00003 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
4 *
5 * (C) Copyright 2000
wdenk4e5ca3e2003-12-08 01:34:36 +00006 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk4e5ca3e2003-12-08 01:34:36 +00007 */
8
9#include <common.h>
Simon Glass691d7192020-05-10 11:40:02 -060010#include <init.h>
Simon Glassc30b7ad2019-11-14 12:57:41 -070011#include <irq_func.h>
Simon Glass6887c5b2019-11-14 12:57:26 -070012#include <time.h>
Simon Glassc05ed002020-05-10 11:40:11 -060013#include <linux/delay.h>
wdenk4e5ca3e2003-12-08 01:34:36 +000014
TsiChungLiew52b01762007-07-05 23:36:16 -050015#include <asm/timer.h>
16#include <asm/immap.h>
Richard Retanubun42a83762009-03-20 15:30:10 -040017#include <watchdog.h>
wdenk4e5ca3e2003-12-08 01:34:36 +000018
TsiChungLiew99c03c12007-08-05 03:58:52 -050019DECLARE_GLOBAL_DATA_PTR;
20
Richard Retanubun42a83762009-03-20 15:30:10 -040021static volatile ulong timestamp = 0;
22
23#ifndef CONFIG_SYS_WATCHDOG_FREQ
24#define CONFIG_SYS_WATCHDOG_FREQ (CONFIG_SYS_HZ / 2)
25#endif
stroesecd42dee2004-12-16 17:56:09 +000026
TsiChung Liew8e585f02007-06-18 13:50:13 -050027#if defined(CONFIG_MCFTMR)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#ifndef CONFIG_SYS_UDELAY_BASE
TsiChung Liew8e585f02007-06-18 13:50:13 -050029# error "uDelay base not defined!"
30#endif
31
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020032#if !defined(CONFIG_SYS_TMR_BASE) || !defined(CONFIG_SYS_INTR_BASE) || !defined(CONFIG_SYS_TMRINTR_NO) || !defined(CONFIG_SYS_TMRINTR_MASK)
TsiChung Liew8e585f02007-06-18 13:50:13 -050033# error "TMR_BASE, INTR_BASE, TMRINTR_NO or TMRINTR_MASk not defined!"
34#endif
TsiChungLiew52b01762007-07-05 23:36:16 -050035extern void dtimer_intr_setup(void);
TsiChung Liew8e585f02007-06-18 13:50:13 -050036
Ingo van Lil3eb90ba2009-11-24 14:09:21 +010037void __udelay(unsigned long usec)
TsiChung Liew8e585f02007-06-18 13:50:13 -050038{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039 volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_UDELAY_BASE);
TsiChung Liew8e585f02007-06-18 13:50:13 -050040 uint start, now, tmp;
41
42 while (usec > 0) {
43 if (usec > 65000)
44 tmp = 65000;
45 else
46 tmp = usec;
47 usec = usec - tmp;
48
49 /* Set up TIMER 3 as timebase clock */
50 timerp->tmr = DTIM_DTMR_RST_RST;
51 timerp->tcn = 0;
52 /* set period to 1 us */
53 timerp->tmr =
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054 CONFIG_SYS_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 | DTIM_DTMR_FRR |
TsiChungLiew52b01762007-07-05 23:36:16 -050055 DTIM_DTMR_RST_EN;
TsiChung Liew8e585f02007-06-18 13:50:13 -050056
57 start = now = timerp->tcn;
58 while (now < start + tmp)
59 now = timerp->tcn;
60 }
61}
62
63void dtimer_interrupt(void *not_used)
64{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065 volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_TMR_BASE);
TsiChung Liew8e585f02007-06-18 13:50:13 -050066
67 /* check for timer interrupt asserted */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068 if ((CONFIG_SYS_TMRPND_REG & CONFIG_SYS_TMRINTR_MASK) == CONFIG_SYS_TMRINTR_PEND) {
TsiChung Liew8e585f02007-06-18 13:50:13 -050069 timerp->ter = (DTIM_DTER_CAP | DTIM_DTER_REF);
70 timestamp++;
Richard Retanubun42a83762009-03-20 15:30:10 -040071
72 #if defined(CONFIG_WATCHDOG) || defined (CONFIG_HW_WATCHDOG)
73 if ((timestamp % (CONFIG_SYS_WATCHDOG_FREQ)) == 0) {
74 WATCHDOG_RESET ();
75 }
76 #endif /* CONFIG_WATCHDOG || CONFIG_HW_WATCHDOG */
TsiChung Liew8e585f02007-06-18 13:50:13 -050077 return;
78 }
79}
80
Jason Jin444ddfc2011-08-19 10:02:32 +080081int timer_init(void)
TsiChung Liew8e585f02007-06-18 13:50:13 -050082{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083 volatile dtmr_t *timerp = (dtmr_t *) (CONFIG_SYS_TMR_BASE);
TsiChung Liew8e585f02007-06-18 13:50:13 -050084
85 timestamp = 0;
86
87 timerp->tcn = 0;
88 timerp->trr = 0;
89
90 /* Set up TIMER 4 as clock */
91 timerp->tmr = DTIM_DTMR_RST_RST;
92
TsiChungLiew52b01762007-07-05 23:36:16 -050093 /* initialize and enable timer interrupt */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094 irq_install_handler(CONFIG_SYS_TMRINTR_NO, dtimer_interrupt, 0);
TsiChung Liew8e585f02007-06-18 13:50:13 -050095
96 timerp->tcn = 0;
97 timerp->trr = 1000; /* Interrupt every ms */
98
TsiChungLiew52b01762007-07-05 23:36:16 -050099 dtimer_intr_setup();
TsiChung Liew8e585f02007-06-18 13:50:13 -0500100
101 /* set a period of 1us, set timer mode to restart and enable timer and interrupt */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102 timerp->tmr = CONFIG_SYS_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 |
TsiChung Liew8e585f02007-06-18 13:50:13 -0500103 DTIM_DTMR_FRR | DTIM_DTMR_ORRI | DTIM_DTMR_RST_EN;
Jason Jin444ddfc2011-08-19 10:02:32 +0800104
105 return 0;
TsiChung Liew8e585f02007-06-18 13:50:13 -0500106}
107
TsiChung Liew8e585f02007-06-18 13:50:13 -0500108ulong get_timer(ulong base)
109{
110 return (timestamp - base);
111}
112
TsiChung Liew8e585f02007-06-18 13:50:13 -0500113#endif /* CONFIG_MCFTMR */
114
wdenk70f05ac2004-06-09 15:24:18 +0000115/*
116 * This function is derived from PowerPC code (read timebase as long long).
117 * On M68K it just returns the timer value.
118 */
119unsigned long long get_ticks(void)
120{
121 return get_timer(0);
122}
123
Stefan Roesef2302d42008-08-06 14:05:38 +0200124unsigned long usec2ticks(unsigned long usec)
125{
126 return get_timer(usec);
127}
128
wdenk70f05ac2004-06-09 15:24:18 +0000129/*
130 * This function is derived from PowerPC code (timebase clock frequency).
131 * On M68K it returns the number of timer ticks per second.
132 */
TsiChungLiew52b01762007-07-05 23:36:16 -0500133ulong get_tbclk(void)
wdenk70f05ac2004-06-09 15:24:18 +0000134{
Masahiro Yamada63a75782016-09-06 22:17:38 +0900135 return CONFIG_SYS_HZ;
wdenk70f05ac2004-06-09 15:24:18 +0000136}