blob: a62b70b4596259d00deda3e284f279ea1b14c92e [file] [log] [blame]
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000014#include <asm/hardware.h>
15
Bo Shen77461a62013-08-13 14:50:49 +080016#define CONFIG_SYS_TEXT_BASE 0x73f00000
17
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000018#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Jens Scharsig425de622010-02-03 22:45:42 +010019
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020020/* ARM asynchronous clock */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000021#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
22#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020023
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000024#define CONFIG_AT91SAM9M10G45EK
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020025
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000026#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
27#define CONFIG_SETUP_MEMORY_TAGS
28#define CONFIG_INITRD_TAG
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020029#define CONFIG_SKIP_LOWLEVEL_INIT
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000030
31/* general purpose I/O */
32#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
33#define CONFIG_AT91_GPIO
34#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
35
36/* serial console */
37#define CONFIG_ATMEL_USART
38#define CONFIG_USART_BASE ATMEL_BASE_DBGU
39#define CONFIG_USART_ID ATMEL_ID_SYS
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020040
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020041/* LCD */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020042#define LCD_BPP LCD_COLOR8
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000043#define CONFIG_LCD_LOGO
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020044#undef LCD_TEST_PATTERN
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000045#define CONFIG_LCD_INFO
46#define CONFIG_LCD_INFO_BELOW_LOGO
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000047#define CONFIG_ATMEL_LCD
48#define CONFIG_ATMEL_LCD_RGB565
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020049/* board specific(not enough SRAM) */
50#define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000
51
52/* LED */
53#define CONFIG_AT91_LED
54#define CONFIG_RED_LED AT91_PIN_PD31 /* this is the user1 led */
55#define CONFIG_GREEN_LED AT91_PIN_PD0 /* this is the user2 led */
56
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020057
58/*
59 * BOOTP options
60 */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000061#define CONFIG_BOOTP_BOOTFILESIZE
62#define CONFIG_BOOTP_BOOTPATH
63#define CONFIG_BOOTP_GATEWAY
64#define CONFIG_BOOTP_HOSTNAME
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020065
66/*
67 * Command line configuration.
68 */
Bo Shen782358f2013-11-20 11:17:16 +080069
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000070#define CONFIG_CMD_NAND
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020071
72/* SDRAM */
73#define CONFIG_NR_DRAM_BANKS 1
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000074#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS6
75#define CONFIG_SYS_SDRAM_SIZE 0x08000000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020076
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000077#define CONFIG_SYS_INIT_SP_ADDR \
78 (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020079
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020080/* NAND flash */
81#ifdef CONFIG_CMD_NAND
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020082#define CONFIG_NAND_ATMEL
83#define CONFIG_SYS_MAX_NAND_DEVICE 1
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000084#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
85#define CONFIG_SYS_NAND_DBW_8
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020086/* our ALE is AD21 */
87#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
88/* our CLE is AD22 */
89#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
90#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
91#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +020092
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020093#endif
94
Wu, Joshcf874c12014-05-21 10:42:15 +080095/* MMC */
Wu, Joshcf874c12014-05-21 10:42:15 +080096
97#ifdef CONFIG_CMD_MMC
Wu, Joshcf874c12014-05-21 10:42:15 +080098#define CONFIG_GENERIC_ATMEL_MCI
99#endif
100
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200101/* Ethernet */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000102#define CONFIG_MACB
103#define CONFIG_RMII
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200104#define CONFIG_NET_RETRY_COUNT 20
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000105#define CONFIG_RESET_PHY_R
Heiko Schocher4535a242013-11-18 08:07:23 +0100106#define CONFIG_AT91_WANTS_COMMON_PHY
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200107
108/* USB */
Bo Shene1edd062012-06-27 21:24:10 +0000109#define CONFIG_USB_EHCI
110#define CONFIG_USB_EHCI_ATMEL
111#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200112
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000113#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200114
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000115#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
116#define CONFIG_SYS_MEMTEST_END 0x23e00000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200117
Wu, Josh9637a1b2014-05-21 10:42:16 +0800118#ifdef CONFIG_SYS_USE_NANDFLASH
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000119/* bootstrap + u-boot + env in nandflash */
120#define CONFIG_ENV_IS_IN_NAND
Bo Shen0c58cfa2013-02-20 00:16:25 +0000121#define CONFIG_ENV_OFFSET 0xc0000
122#define CONFIG_ENV_OFFSET_REDUND 0x100000
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000123#define CONFIG_ENV_SIZE 0x20000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200124
Bo Shen0c58cfa2013-02-20 00:16:25 +0000125#define CONFIG_BOOTCOMMAND \
126 "nand read 0x70000000 0x200000 0x300000;" \
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000127 "bootm 0x70000000"
128#define CONFIG_BOOTARGS \
129 "console=ttyS0,115200 earlyprintk " \
Bo Shen0c58cfa2013-02-20 00:16:25 +0000130 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
131 "256k(env),256k(env_redundant),256k(spare)," \
132 "512k(dtb),6M(kernel)ro,-(rootfs) " \
133 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Wu, Josh9637a1b2014-05-21 10:42:16 +0800134#elif CONFIG_SYS_USE_MMC
135/* bootstrap + u-boot + env + linux in mmc */
136#define FAT_ENV_INTERFACE "mmc"
Wu, Joshbe354c12014-06-24 17:31:02 +0800137/*
138 * We don't specify the part number, if device 0 has partition table, it means
139 * the first partition; it no partition table, then take whole device as a
140 * FAT file system.
141 */
142#define FAT_ENV_DEVICE_AND_PART "0"
Wu, Josh9637a1b2014-05-21 10:42:16 +0800143#define FAT_ENV_FILE "uboot.env"
144#define CONFIG_ENV_IS_IN_FAT
145#define CONFIG_FAT_WRITE
146#define CONFIG_ENV_SIZE 0x4000
147
148#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
149 "mtdparts=atmel_nand:" \
150 "8M(bootstrap/uboot/kernel)ro,-(rootfs) " \
151 "root=/dev/mmcblk0p2 rw rootwait"
152#define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x71000000 dtb; " \
153 "fatload mmc 0:1 0x72000000 zImage; " \
154 "bootz 0x72000000 - 0x71000000"
155#endif
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200156
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200157#define CONFIG_SYS_CBSIZE 256
158#define CONFIG_SYS_MAXARGS 16
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000159#define CONFIG_SYS_LONGHELP
160#define CONFIG_CMDLINE_EDITING
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200161#define CONFIG_AUTO_COMPLETE
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200162
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200163/*
164 * Size of malloc() pool
165 */
166#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200167
Bo Shen41d41a92015-03-27 14:23:34 +0800168/* Defines for SPL */
169#define CONFIG_SPL_FRAMEWORK
170#define CONFIG_SPL_TEXT_BASE 0x300000
171#define CONFIG_SPL_MAX_SIZE 0x010000
172#define CONFIG_SPL_STACK 0x310000
173
Bo Shen41d41a92015-03-27 14:23:34 +0800174#define CONFIG_SYS_MONITOR_LEN 0x80000
175
176#ifdef CONFIG_SYS_USE_MMC
177
178#define CONFIG_SPL_BSS_START_ADDR 0x70000000
179#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000
180#define CONFIG_SYS_SPL_MALLOC_START 0x70080000
181#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000
182
183#define CONFIG_SPL_LDSCRIPT arch/arm/mach-at91/arm926ejs/u-boot-spl.lds
Bo Shen41d41a92015-03-27 14:23:34 +0800184#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
185#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shen41d41a92015-03-27 14:23:34 +0800186
187#elif CONFIG_SYS_USE_NANDFLASH
Bo Shen41d41a92015-03-27 14:23:34 +0800188#define CONFIG_SPL_NAND_DRIVERS
189#define CONFIG_SPL_NAND_BASE
190#define CONFIG_SPL_NAND_ECC
191#define CONFIG_SPL_NAND_SOFTECC
192#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
193#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
194#define CONFIG_SYS_NAND_5_ADDR_CYCLE
195
196#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
197#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
198#define CONFIG_SYS_NAND_PAGE_COUNT 64
199#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
200#define CONFIG_SYS_NAND_ECCSIZE 256
201#define CONFIG_SYS_NAND_ECCBYTES 3
202#define CONFIG_SYS_NAND_OOBSIZE 64
203#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
204 48, 49, 50, 51, 52, 53, 54, 55, \
205 56, 57, 58, 59, 60, 61, 62, 63, }
206#endif
207
208#define CONFIG_SPL_ATMEL_SIZE
209#define CONFIG_SYS_MASTER_CLOCK 132096000
210#define CONFIG_SYS_AT91_PLLA 0x20c73f03
211#define CONFIG_SYS_MCKR 0x1301
212#define CONFIG_SYS_MCKR_CSS 0x1302
213
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200214#endif