blob: d8b65e699c935fb25ce14e6d3927f1dd81d66e66 [file] [log] [blame]
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +05301/*
York Sunc60dee02014-03-27 17:54:48 -07002 * Copyright 2013-2014 Freescale Semiconductor, Inc.
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +05303 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/*
27 * T1040 QDS board configuration file
28 */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053029
30#ifdef CONFIG_RAMBOOT_PBL
31#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
32#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamadae4536f82014-03-11 11:05:16 +090033#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t1040qds/t1040_pbi.cfg
34#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t1040qds/t1040_rcw.cfg
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053035#endif
36
37/* High Level Configuration Options */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053038#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053039
Tang Yuantian48f6a9a2014-04-17 15:33:44 +080040/* support deep sleep */
41#define CONFIG_DEEP_SLEEP
Tang Yuantian48f6a9a2014-04-17 15:33:44 +080042
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053043#ifndef CONFIG_RESET_VECTOR_ADDRESS
44#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
45#endif
46
47#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080048#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053049#define CONFIG_PCI_INDIRECT_BRIDGE
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040050#define CONFIG_PCIE1 /* PCIE controller 1 */
51#define CONFIG_PCIE2 /* PCIE controller 2 */
52#define CONFIG_PCIE3 /* PCIE controller 3 */
53#define CONFIG_PCIE4 /* PCIE controller 4 */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053054
55#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
56#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
57
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053058#define CONFIG_ENV_OVERWRITE
59
Masahiro Yamadae856bdc2017-02-11 22:43:54 +090060#ifdef CONFIG_MTD_NOR_FLASH
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053061#if defined(CONFIG_SPIFLASH)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053062#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
63#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
64#define CONFIG_ENV_SECT_SIZE 0x10000
65#elif defined(CONFIG_SDCARD)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053066#define CONFIG_SYS_MMC_ENV_DEV 0
67#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053068#define CONFIG_ENV_OFFSET (512 * 1658)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053069#elif defined(CONFIG_NAND)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053070#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053071#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053072#else
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053073#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
74#define CONFIG_ENV_SIZE 0x2000
75#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
76#endif
Masahiro Yamadae856bdc2017-02-11 22:43:54 +090077#else /* CONFIG_MTD_NOR_FLASH */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053078#define CONFIG_ENV_SIZE 0x2000
79#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
80#endif
81
82#ifndef __ASSEMBLY__
83unsigned long get_board_sys_clk(void);
84unsigned long get_board_ddr_clk(void);
85#endif
86
87#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
88#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
89
90/*
91 * These can be toggled for performance analysis, otherwise use default.
92 */
93#define CONFIG_SYS_CACHE_STASHING
94#define CONFIG_BACKSIDE_L2_CACHE
95#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
96#define CONFIG_BTB /* toggle branch predition */
97#define CONFIG_DDR_ECC
98#ifdef CONFIG_DDR_ECC
99#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
100#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
101#endif
102
103#define CONFIG_ENABLE_36BIT_PHYS
104
105#define CONFIG_ADDR_MAP
106#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
107
108#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
109#define CONFIG_SYS_MEMTEST_END 0x00400000
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530110
111/*
112 * Config the L3 Cache as L3 SRAM
113 */
114#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
115
116#define CONFIG_SYS_DCSRBAR 0xf0000000
117#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
118
119/* EEPROM */
120#define CONFIG_ID_EEPROM
121#define CONFIG_SYS_I2C_EEPROM_NXID
122#define CONFIG_SYS_EEPROM_BUS_NUM 0
123#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
124#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
125#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
126#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
127
128/*
129 * DDR Setup
130 */
131#define CONFIG_VERY_BIG_RAM
132#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
133#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
134
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530135#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain2eb3ac72014-01-03 11:24:55 +0530136#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530137
138#define CONFIG_DDR_SPD
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530139
140#define CONFIG_SYS_SPD_BUS_NUM 0
141#define SPD_EEPROM_ADDRESS 0x51
142
143#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
144
145/*
146 * IFC Definitions
147 */
148#define CONFIG_SYS_FLASH_BASE 0xe0000000
149#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
150
151#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
152#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
153 + 0x8000000) | \
154 CSPR_PORT_SIZE_16 | \
155 CSPR_MSEL_NOR | \
156 CSPR_V)
157#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
158#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
159 CSPR_PORT_SIZE_16 | \
160 CSPR_MSEL_NOR | \
161 CSPR_V)
162#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh377ffcf2014-06-05 18:49:57 +0530163
164/*
165 * TDM Definition
166 */
167#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
168
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530169/* NOR Flash Timing Params */
170#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
171#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
172 FTIM0_NOR_TEADC(0x5) | \
173 FTIM0_NOR_TEAHC(0x5))
174#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
175 FTIM1_NOR_TRAD_NOR(0x1A) |\
176 FTIM1_NOR_TSEQRAD_NOR(0x13))
177#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
178 FTIM2_NOR_TCH(0x4) | \
179 FTIM2_NOR_TWPH(0x0E) | \
180 FTIM2_NOR_TWP(0x1c))
181#define CONFIG_SYS_NOR_FTIM3 0x0
182
183#define CONFIG_SYS_FLASH_QUIET_TEST
184#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
185
186#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
187#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
188#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
189#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
190
191#define CONFIG_SYS_FLASH_EMPTY_INFO
192#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
193 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
194#define CONFIG_FSL_QIXIS /* use common QIXIS code */
195#define QIXIS_BASE 0xffdf0000
196#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
197#define QIXIS_LBMAP_SWITCH 0x06
198#define QIXIS_LBMAP_MASK 0x0f
199#define QIXIS_LBMAP_SHIFT 0
200#define QIXIS_LBMAP_DFLTBANK 0x00
201#define QIXIS_LBMAP_ALTBANK 0x04
202#define QIXIS_RST_CTL_RESET 0x31
203#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
204#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
205#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Prabhakar Kushwaha8c618dd2013-12-26 12:40:55 +0530206#define QIXIS_RST_FORCE_MEM 0x01
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530207
208#define CONFIG_SYS_CSPR3_EXT (0xf)
209#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
210 | CSPR_PORT_SIZE_8 \
211 | CSPR_MSEL_GPCM \
212 | CSPR_V)
Rajesh Bhagat088d52c2018-11-05 18:01:19 +0000213#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530214#define CONFIG_SYS_CSOR3 0x0
215/* QIXIS Timing parameters for IFC CS3 */
216#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
217 FTIM0_GPCM_TEADC(0x0e) | \
218 FTIM0_GPCM_TEAHC(0x0e))
219#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
220 FTIM1_GPCM_TRAD(0x3f))
221#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Prabhakar Kushwaha562de1d2013-12-12 12:09:01 +0530222 FTIM2_GPCM_TCH(0x8) | \
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530223 FTIM2_GPCM_TWP(0x1f))
224#define CONFIG_SYS_CS3_FTIM3 0x0
225
226#define CONFIG_NAND_FSL_IFC
227#define CONFIG_SYS_NAND_BASE 0xff800000
228#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
229
230#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
231#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
232 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
233 | CSPR_MSEL_NAND /* MSEL = NAND */ \
234 | CSPR_V)
235#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
236
237#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
238 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
239 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
240 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
241 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
242 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
243 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
244
245#define CONFIG_SYS_NAND_ONFI_DETECTION
246
247/* ONFI NAND Flash mode0 Timing Params */
248#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
249 FTIM0_NAND_TWP(0x18) | \
250 FTIM0_NAND_TWCHT(0x07) | \
251 FTIM0_NAND_TWH(0x0a))
252#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
253 FTIM1_NAND_TWBE(0x39) | \
254 FTIM1_NAND_TRR(0x0e) | \
255 FTIM1_NAND_TRP(0x18))
256#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
257 FTIM2_NAND_TREH(0x0a) | \
258 FTIM2_NAND_TWHRE(0x1e))
259#define CONFIG_SYS_NAND_FTIM3 0x0
260
261#define CONFIG_SYS_NAND_DDR_LAW 11
262#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
263#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530264
265#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
266
267#if defined(CONFIG_NAND)
268#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
269#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
270#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
271#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
272#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
273#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
274#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
275#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
276#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
277#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
278#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
279#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
280#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
281#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
282#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
283#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
284#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
285#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
286#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
287#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
288#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
289#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
290#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
291#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
292#else
293#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
294#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
295#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
296#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
297#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
298#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
299#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
300#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
301#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
302#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
303#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
304#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
305#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
306#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
307#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
308#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
309#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
310#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
311#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
312#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
313#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
314#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
315#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
316#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
317#endif
318
319#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
320
321#if defined(CONFIG_RAMBOOT_PBL)
322#define CONFIG_SYS_RAMBOOT
323#endif
324
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530325#define CONFIG_HWCONFIG
326
327/* define to use L1 as initial stack */
328#define CONFIG_L1_INIT_RAM
329#define CONFIG_SYS_INIT_RAM_LOCK
330#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
331#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700332#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530333/* The assembler doesn't like typecast */
334#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
335 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
336 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
337#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
338
339#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
340 GENERATED_GBL_DATA_SIZE)
341#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
342
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530343#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain337b0c52014-02-26 16:11:53 +0530344#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530345
346/* Serial Port - controlled on board with jumper J8
347 * open - index 2
348 * shorted - index 1
349 */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530350#define CONFIG_SYS_NS16550_SERIAL
351#define CONFIG_SYS_NS16550_REG_SIZE 1
352#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
353
354#define CONFIG_SYS_BAUDRATE_TABLE \
355 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
356
357#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
358#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
359#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
360#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530361
Priyanka Jain337b0c52014-02-26 16:11:53 +0530362/* Video */
363#define CONFIG_FSL_DIU_FB
364#ifdef CONFIG_FSL_DIU_FB
Wang Dongshengc53711b2014-03-19 10:47:55 +0800365#define CONFIG_FSL_DIU_CH7301
Priyanka Jain337b0c52014-02-26 16:11:53 +0530366#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Priyanka Jain337b0c52014-02-26 16:11:53 +0530367#define CONFIG_VIDEO_LOGO
368#define CONFIG_VIDEO_BMP_LOGO
369#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
370/*
371 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
372 * disable empty flash sector detection, which is I/O-intensive.
373 */
374#undef CONFIG_SYS_FLASH_EMPTY_INFO
375#endif
376
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530377/* I2C */
378#define CONFIG_SYS_I2C
379#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Priyanka Jain2eb3ac72014-01-03 11:24:55 +0530380#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800381#define CONFIG_SYS_FSL_I2C2_SPEED 50000
382#define CONFIG_SYS_FSL_I2C3_SPEED 50000
383#define CONFIG_SYS_FSL_I2C4_SPEED 50000
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530384#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530385#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800386#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
387#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530388#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Shengzhou Liub0d97cd2014-07-07 12:17:47 +0800389#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
390#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
391#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530392
393#define I2C_MUX_PCA_ADDR 0x77
394#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
395
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530396/* I2C bus multiplexer */
397#define I2C_MUX_CH_DEFAULT 0x8
Priyanka Jain337b0c52014-02-26 16:11:53 +0530398#define I2C_MUX_CH_DIU 0xC
399
400/* LDI/DVI Encoder for display */
401#define CONFIG_SYS_I2C_LDI_ADDR 0x38
402#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530403
404/*
405 * RTC configuration
406 */
407#define RTC
408#define CONFIG_RTC_DS3231 1
409#define CONFIG_SYS_I2C_RTC_ADDR 0x68
410
411/*
412 * eSPI - Enhanced SPI
413 */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530414
415/*
416 * General PCI
417 * Memory space is mapped 1-1, but I/O space must start from 0.
418 */
419
420#ifdef CONFIG_PCI
421/* controller 1, direct to uli, tgtid 3, Base address 20000 */
422#ifdef CONFIG_PCIE1
423#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
424#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
425#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
426#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
427#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
428#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
429#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
430#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
431#endif
432
433/* controller 2, Slot 2, tgtid 2, Base address 201000 */
434#ifdef CONFIG_PCIE2
435#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
436#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
437#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
438#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
439#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
440#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
441#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
442#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
443#endif
444
445/* controller 3, Slot 1, tgtid 1, Base address 202000 */
446#ifdef CONFIG_PCIE3
447#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
448#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
449#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
450#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
451#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
452#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
453#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
454#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
455#endif
456
457/* controller 4, Base address 203000 */
458#ifdef CONFIG_PCIE4
459#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
460#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
461#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
462#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
463#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
464#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
465#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
466#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
467#endif
468
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530469#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530470#endif /* CONFIG_PCI */
471
472/* SATA */
473#define CONFIG_FSL_SATA_V2
474#ifdef CONFIG_FSL_SATA_V2
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530475#define CONFIG_SYS_SATA_MAX_DEVICE 2
476#define CONFIG_SATA1
477#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
478#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
479#define CONFIG_SATA2
480#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
481#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
482
483#define CONFIG_LBA48
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530484#endif
485
486/*
487* USB
488*/
489#define CONFIG_HAS_FSL_DR_USB
490
491#ifdef CONFIG_HAS_FSL_DR_USB
Tom Rini8850c5d2017-05-12 22:33:27 -0400492#ifdef CONFIG_USB_EHCI_HCD
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530493#define CONFIG_USB_EHCI_FSL
494#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530495#endif
496#endif
497
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530498#ifdef CONFIG_MMC
Yangbo Lu12486f32015-09-17 10:27:38 +0800499#define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530500#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Yangbo Lufa1e0352015-09-17 10:27:27 +0800501#define CONFIG_FSL_ESDHC_ADAPTER_IDENT
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530502#endif
503
504/* Qman/Bman */
505#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500506#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530507#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
508#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
509#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500510#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
511#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
512#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
513#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
514#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
515 CONFIG_SYS_BMAN_CENA_SIZE)
516#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
517#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500518#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530519#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
520#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
521#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500522#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
523#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
524#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
525#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
526#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
527 CONFIG_SYS_QMAN_CENA_SIZE)
528#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
529#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530530
531#define CONFIG_SYS_DPAA_FMAN
532#define CONFIG_SYS_DPAA_PME
533
534/* Default address of microcode for the Linux Fman driver */
535#if defined(CONFIG_SPIFLASH)
536/*
537 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
538 * env, so we got 0x110000.
539 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800540#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530541#elif defined(CONFIG_SDCARD)
542/*
543 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530544 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
545 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530546 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800547#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530548#elif defined(CONFIG_NAND)
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800549#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530550#else
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800551#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Zhao Qiang6259e292014-03-21 16:21:46 +0800552#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530553#endif
554#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
555#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
556#endif /* CONFIG_NOBQFMAN */
557
558#ifdef CONFIG_SYS_DPAA_FMAN
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530559#define CONFIG_PHYLIB_10G
560#define CONFIG_PHY_VITESSE
561#define CONFIG_PHY_REALTEK
562#define CONFIG_PHY_TERANETICS
563#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
564#define SGMII_CARD_PORT2_PHY_ADDR 0x10
565#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
566#define SGMII_CARD_PORT4_PHY_ADDR 0x11
567#endif
568
569#ifdef CONFIG_FMAN_ENET
Prabhakar Kushwaha5b7672f2014-01-27 15:55:20 +0530570#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x01
571#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x02
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530572
573#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
574#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
575#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
576#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
577
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530578#define CONFIG_ETHPRIME "FM1@DTSEC1"
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530579#endif
580
Codrin Ciubotariua83fccc2015-01-21 11:54:11 +0200581/* Enable VSC9953 L2 Switch driver */
582#define CONFIG_VSC9953
Codrin Ciubotariua83fccc2015-01-21 11:54:11 +0200583#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x14
584#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x18
585
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530586/*
Prabhakar Kushwaha68b74732014-04-02 17:26:23 +0530587 * Dynamic MTD Partition support with mtdparts
588 */
Prabhakar Kushwaha68b74732014-04-02 17:26:23 +0530589
590/*
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530591 * Environment
592 */
593#define CONFIG_LOADS_ECHO /* echo on for serial download */
594#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
595
596/*
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530597 * Miscellaneous configurable options
598 */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530599#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530600
601/*
602 * For booting Linux, the board info and command line data
603 * have to be in the first 64 MB of memory, since this is
604 * the maximum mapped by the Linux kernel during initialization.
605 */
606#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
607#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
608
609#ifdef CONFIG_CMD_KGDB
610#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530611#endif
612
613/*
614 * Environment Configuration
615 */
616#define CONFIG_ROOTPATH "/opt/nfsroot"
617#define CONFIG_BOOTFILE "uImage"
618#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
619
620/* default location for tftp and bootm */
621#define CONFIG_LOADADDR 1000000
622
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530623#define __USB_PHY_TYPE utmi
624
625#define CONFIG_EXTRA_ENV_SETTINGS \
York Sun1b2af9b2014-10-27 11:45:11 -0700626 "hwconfig=fsl_ddr:bank_intlv=auto;" \
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530627 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
628 "netdev=eth0\0" \
Priyanka Jain337b0c52014-02-26 16:11:53 +0530629 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530630 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
631 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
632 "tftpflash=tftpboot $loadaddr $uboot && " \
633 "protect off $ubootaddr +$filesize && " \
634 "erase $ubootaddr +$filesize && " \
635 "cp.b $loadaddr $ubootaddr $filesize && " \
636 "protect on $ubootaddr +$filesize && " \
637 "cmp.b $loadaddr $ubootaddr $filesize\0" \
638 "consoledev=ttyS0\0" \
639 "ramdiskaddr=2000000\0" \
640 "ramdiskfile=t1040qds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500641 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530642 "fdtfile=t1040qds/t1040qds.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500643 "bdev=sda3\0"
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530644
645#define CONFIG_LINUX \
646 "setenv bootargs root=/dev/ram rw " \
647 "console=$consoledev,$baudrate $othbootargs;" \
648 "setenv ramdiskaddr 0x02000000;" \
649 "setenv fdtaddr 0x00c00000;" \
650 "setenv loadaddr 0x1000000;" \
651 "bootm $loadaddr $ramdiskaddr $fdtaddr"
652
653#define CONFIG_HDBOOT \
654 "setenv bootargs root=/dev/$bdev rw " \
655 "console=$consoledev,$baudrate $othbootargs;" \
656 "tftp $loadaddr $bootfile;" \
657 "tftp $fdtaddr $fdtfile;" \
658 "bootm $loadaddr - $fdtaddr"
659
660#define CONFIG_NFSBOOTCOMMAND \
661 "setenv bootargs root=/dev/nfs rw " \
662 "nfsroot=$serverip:$rootpath " \
663 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
664 "console=$consoledev,$baudrate $othbootargs;" \
665 "tftp $loadaddr $bootfile;" \
666 "tftp $fdtaddr $fdtfile;" \
667 "bootm $loadaddr - $fdtaddr"
668
669#define CONFIG_RAMBOOTCOMMAND \
670 "setenv bootargs root=/dev/ram rw " \
671 "console=$consoledev,$baudrate $othbootargs;" \
672 "tftp $ramdiskaddr $ramdiskfile;" \
673 "tftp $loadaddr $bootfile;" \
674 "tftp $fdtaddr $fdtfile;" \
675 "bootm $loadaddr $ramdiskaddr $fdtaddr"
676
677#define CONFIG_BOOTCOMMAND CONFIG_LINUX
678
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530679#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530680
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530681#endif /* __CONFIG_H */