Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 1 | /* |
| 2 | * include/configs/alt.h |
| 3 | * This file is alt board configuration. |
| 4 | * |
| 5 | * Copyright (C) 2014 Renesas Electronics Corporation |
| 6 | * |
| 7 | * SPDX-License-Identifier: GPL-2.0 |
| 8 | */ |
| 9 | |
| 10 | #ifndef __ALT_H |
| 11 | #define __ALT_H |
| 12 | |
| 13 | #undef DEBUG |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 14 | #define CONFIG_R8A7794 |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 15 | #define CONFIG_RMOBILE_BOARD_STRING "Alt" |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 16 | |
Nobuhiro Iwamatsu | 5ca6dfe | 2014-11-10 14:34:07 +0900 | [diff] [blame] | 17 | #include "rcar-gen2-common.h" |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 18 | |
Nobuhiro Iwamatsu | c9b59bf | 2014-10-31 16:16:28 +0900 | [diff] [blame] | 19 | #if defined(CONFIG_RMOBILE_EXTRAM_BOOT) |
| 20 | #define CONFIG_SYS_TEXT_BASE 0x70000000 |
| 21 | #else |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 22 | #define CONFIG_SYS_TEXT_BASE 0xE6304000 |
Nobuhiro Iwamatsu | c9b59bf | 2014-10-31 16:16:28 +0900 | [diff] [blame] | 23 | #endif |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 24 | |
Nobuhiro Iwamatsu | c9b59bf | 2014-10-31 16:16:28 +0900 | [diff] [blame] | 25 | #if defined(CONFIG_RMOBILE_EXTRAM_BOOT) |
| 26 | #define CONFIG_SYS_INIT_SP_ADDR 0x7003FFFC |
| 27 | #else |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 28 | #define CONFIG_SYS_INIT_SP_ADDR 0xE633FFFC |
Nobuhiro Iwamatsu | c9b59bf | 2014-10-31 16:16:28 +0900 | [diff] [blame] | 29 | #endif |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 30 | #define STACK_AREA_SIZE 0xC000 |
| 31 | #define LOW_LEVEL_MERAM_STACK \ |
| 32 | (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4) |
| 33 | |
| 34 | /* MEMORY */ |
Nobuhiro Iwamatsu | 5ca6dfe | 2014-11-10 14:34:07 +0900 | [diff] [blame] | 35 | #define RCAR_GEN2_SDRAM_BASE 0x40000000 |
| 36 | #define RCAR_GEN2_SDRAM_SIZE (1024u * 1024 * 1024) |
| 37 | #define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024) |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 38 | |
| 39 | /* SCIF */ |
| 40 | #define CONFIG_SCIF_CONSOLE |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 41 | |
| 42 | /* FLASH */ |
| 43 | #define CONFIG_SPI |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 44 | #define CONFIG_SH_QSPI |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 45 | #define CONFIG_SPI_FLASH_QUAD |
| 46 | #define CONFIG_SYS_NO_FLASH |
| 47 | |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 48 | /* SH Ether */ |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 49 | #define CONFIG_SH_ETHER |
| 50 | #define CONFIG_SH_ETHER_USE_PORT 0 |
| 51 | #define CONFIG_SH_ETHER_PHY_ADDR 0x1 |
| 52 | #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII |
| 53 | #define CONFIG_SH_ETHER_CACHE_WRITEBACK |
| 54 | #define CONFIG_SH_ETHER_CACHE_INVALIDATE |
| 55 | #define CONFIG_SH_ETHER_ALIGNE_SIZE 64 |
| 56 | #define CONFIG_PHYLIB |
| 57 | #define CONFIG_PHY_MICREL |
| 58 | #define CONFIG_BITBANGMII |
| 59 | #define CONFIG_BITBANGMII_MULTI |
| 60 | |
| 61 | /* Board Clock */ |
| 62 | #define RMOBILE_XTAL_CLK 20000000u |
| 63 | #define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK |
| 64 | #define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */ |
| 65 | #define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2) |
| 66 | #define CONFIG_P_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 24) |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 67 | |
| 68 | #define CONFIG_SYS_TMU_CLK_DIV 4 |
| 69 | |
| 70 | /* i2c */ |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 71 | #define CONFIG_SYS_I2C |
| 72 | #define CONFIG_SYS_I2C_SH |
| 73 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
| 74 | #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 3 |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 75 | #define CONFIG_SYS_I2C_SH_SPEED0 400000 |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 76 | #define CONFIG_SYS_I2C_SH_SPEED1 400000 |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 77 | #define CONFIG_SYS_I2C_SH_SPEED2 400000 |
| 78 | #define CONFIG_SH_I2C_DATA_HIGH 4 |
| 79 | #define CONFIG_SH_I2C_DATA_LOW 5 |
| 80 | #define CONFIG_SH_I2C_CLOCK 10000000 |
| 81 | |
| 82 | #define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */ |
| 83 | |
Nobuhiro Iwamatsu | 7ffc8df | 2014-10-31 16:30:26 +0900 | [diff] [blame] | 84 | /* USB */ |
| 85 | #define CONFIG_USB_STORAGE |
| 86 | #define CONFIG_USB_EHCI |
| 87 | #define CONFIG_USB_EHCI_RMOBILE |
| 88 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 |
| 89 | |
Nobuhiro Iwamatsu | 2b8c081 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 90 | /* MMCIF */ |
| 91 | #define CONFIG_MMC |
| 92 | #define CONFIG_GENERIC_MMC |
Nobuhiro Iwamatsu | 2b8c081 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 93 | |
| 94 | #define CONFIG_SH_MMCIF |
| 95 | #define CONFIG_SH_MMCIF_ADDR 0xee200000 |
| 96 | #define CONFIG_SH_MMCIF_CLK 48000000 |
| 97 | |
Nobuhiro Iwamatsu | 8e2e588 | 2014-12-02 16:52:24 +0900 | [diff] [blame] | 98 | /* Module stop status bits */ |
| 99 | /* INTC-RT */ |
| 100 | #define CONFIG_SMSTP0_ENA 0x00400000 |
| 101 | /* MSIF */ |
| 102 | #define CONFIG_SMSTP2_ENA 0x00002000 |
| 103 | /* INTC-SYS, IRQC */ |
| 104 | #define CONFIG_SMSTP4_ENA 0x00000180 |
| 105 | /* SCIF2 */ |
| 106 | #define CONFIG_SMSTP7_ENA 0x00080000 |
| 107 | |
Nobuhiro Iwamatsu | 25f9613 | 2014-11-19 14:26:33 +0900 | [diff] [blame] | 108 | /* SDHI */ |
| 109 | #define CONFIG_SH_SDHI_FREQ 97500000 |
| 110 | |
Nobuhiro Iwamatsu | cff2f5f | 2014-06-26 10:23:30 +0900 | [diff] [blame] | 111 | #endif /* __ALT_H */ |