blob: f5831ebaffec72efd0091793541fd1d0838c0ba2 [file] [log] [blame]
Stefan Roesed96f41e2005-11-30 13:06:40 +01001/*
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +02002 * (C) Copyright 2007
3 * Thomas Waehner, TQ-System GmbH, thomas.waehner@tqs.de.
4 *
Stefan Roesed96f41e2005-11-30 13:06:40 +01005 * (C) Copyright 2005
6 * Stefan Roese, DENX Software Engineering, sr@denx.de.
7 *
8 * Wolfgang Denk <wd@denx.de>
9 * Copyright 2004 Freescale Semiconductor.
10 * (C) Copyright 2002,2003 Motorola,Inc.
11 * Xianghua Xiao <X.Xiao@motorola.com>
12 *
13 * See file CREDITS for list of people who contributed to this
14 * project.
15 *
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 * MA 02111-1307 USA
30 */
31
32/*
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +020033 * TQM85xx (8560/40/55/41/48) board configuration file
Stefan Roesed96f41e2005-11-30 13:06:40 +010034 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/* High Level Configuration Options */
40#define CONFIG_BOOKE 1 /* BOOKE */
41#define CONFIG_E500 1 /* BOOKE e500 family */
42#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
43
44#define CONFIG_PCI
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +020045#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
46#define CONFIG_PCIX_CHECK /* PCIX olny works at 66 MHz */
47#ifdef CONFIG_TQM8548
48#define CONFIG_PCI1
49#define CONFIG_PCIE1
50#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
51#endif
52
Stefan Roesed96f41e2005-11-30 13:06:40 +010053#define CONFIG_TSEC_ENET /* tsec ethernet support */
54
55#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
56
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +020057 /*
58 * Configuration for big NOR Flashes
59 *
60 * Define CONFIG_TQM_BIGFLASH for boards with more than 128 MiB NOR Flash.
61 * Please be aware, that this changes the whole memory map (new CCSRBAR
62 * address, etc). You have to use an adapted Linux kernel or FDT blob
63 * if this option is set.
64 */
65#undef CONFIG_TQM_BIGFLASH
66
Stefan Roesed96f41e2005-11-30 13:06:40 +010067/*
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +020068 * NAND flash support (disabled by default)
69 *
70 * Warning: NAND support will likely increase the U-Boot image size
71 * to more than 256 KB. Please adjust TEXT_BASE if necessary.
72 */
73#undef CONFIG_NAND
74
75/*
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +020076 * MPC8540 and MPC8548 don't have CPM module
Stefan Roesed96f41e2005-11-30 13:06:40 +010077 */
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +020078#if !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8548)
Stefan Roesed96f41e2005-11-30 13:06:40 +010079#define CONFIG_CPM2 1 /* has CPM2 */
80#endif
81
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +020082#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Kumar Gala4d3521c2008-01-16 09:15:29 -060083
Wolfgang Grandeggerd9ee8432008-06-05 13:12:05 +020084#undef CONFIG_CAN_DRIVER /* CAN Driver support */
85
Stefan Roesed96f41e2005-11-30 13:06:40 +010086/*
87 * sysclk for MPC85xx
88 *
89 * Two valid values are:
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +020090 * 33333333
91 * 66666666
Stefan Roesed96f41e2005-11-30 13:06:40 +010092 *
93 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
94 * is likely the desired value here, so that is now the default.
95 * The board, however, can run at 66MHz. In any event, this value
96 * must match the settings of some switches. Details can be found
97 * in the README.mpc85xxads.
98 */
99
100#ifndef CONFIG_SYS_CLK_FREQ
101#define CONFIG_SYS_CLK_FREQ 33333333
102#endif
103
104/*
105 * These can be toggled for performance analysis, otherwise use default.
106 */
107#define CONFIG_L2_CACHE /* toggle L2 cache */
108#define CONFIG_BTB /* toggle branch predition */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
113#define CONFIG_SYS_MEMTEST_START 0x00000000
114#define CONFIG_SYS_MEMTEST_END 0x10000000
Stefan Roesed96f41e2005-11-30 13:06:40 +0100115
116/*
117 * Base addresses -- Note these are effective addresses where the
118 * actual resources get mapped (not physical addresses)
119 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200121#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_CCSRBAR 0xA0000000 /* relocated CCSRBAR */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200123#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200125#endif /* CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
127#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR + 0x8000)
130#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR + 0x9000)
131#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0xa000)
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200132
Stefan Roesed96f41e2005-11-30 13:06:40 +0100133/*
134 * DDR Setup
135 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
137#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Stefan Roesed96f41e2005-11-30 13:06:40 +0100138
Kumar Gala457caec2008-08-27 01:05:35 -0500139#define CONFIG_NUM_DDR_CONTROLLERS 1
140#define CONFIG_DIMM_SLOTS_PER_CTLR 1
141#define CONFIG_CHIP_SELECTS_PER_CTRL 2
142
Stefan Roesed96f41e2005-11-30 13:06:40 +0100143#if defined(CONFIG_TQM8540) || defined(CONFIG_TQM8560)
144/* TQM8540 & 8560 need DLL-override */
145#define CONFIG_DDR_DLL /* DLL fix needed */
146#define CONFIG_DDR_DEFAULT_CL 25 /* CAS latency 2,5 */
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200147#endif /* CONFIG_TQM8540 || CONFIG_TQM8560 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100148
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200149#if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555) || \
150 defined(CONFIG_TQM8548)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100151#define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200152#endif /* CONFIG_TQM8541 || CONFIG_TQM8555 || CONFIG_TQM8548 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100153
154/*
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200155 * Old TQM85xx boards have 'M' type Spansion Flashes from the S29GLxxxM
156 * series while new boards have 'N' type Flashes from the S29GLxxxN
157 * series, which have bigger sectors: 2 x 128 instead of 2 x 64 KB.
158 */
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200159#ifdef CONFIG_TQM8548
160#define CONFIG_TQM_FLASH_N_TYPE
161#endif /* CONFIG_TQM8548 */
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200162
163/*
Stefan Roesed96f41e2005-11-30 13:06:40 +0100164 * Flash on the Local Bus
165 */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200166#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH0 0xE0000000
168#define CONFIG_SYS_FLASH1 0xC0000000
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200169#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH0 0xFC000000
171#define CONFIG_SYS_FLASH1 0xF8000000
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200172#endif /* CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Stefan Roesed96f41e2005-11-30 13:06:40 +0100174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
176#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100177
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200178/* Default ORx timings are for <= 41.7 MHz Local Bus Clock.
179 *
180 * Note: According to timing specifications external addr latch delay
181 * (EAD, bit #0) must be set if Local Bus Clock is > 83 MHz.
182 *
183 * For other Local Bus Clocks see following table:
184 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185 * Clock/MHz CONFIG_SYS_ORx_PRELIM
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200186 * 166 0x.....CA5
187 * 133 0x.....C85
188 * 100 0x.....C65
189 * 83 0x.....FA2
190 * 66 0x.....C82
191 * 50 0x.....C60
192 * 42 0x.....040
193 * 33 0x.....030
194 * 25 0x.....020
195 *
196 */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200197#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_BR0_PRELIM 0xE0001801 /* port size 32bit */
199#define CONFIG_SYS_OR0_PRELIM 0xE0000040 /* 512MB Flash */
200#define CONFIG_SYS_BR1_PRELIM 0xC0001801 /* port size 32bit */
201#define CONFIG_SYS_OR1_PRELIM 0xE0000040 /* 512MB Flash */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200202#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_BR0_PRELIM 0xfc001801 /* port size 32bit */
204#define CONFIG_SYS_OR0_PRELIM 0xfc000040 /* 64MB Flash */
205#define CONFIG_SYS_BR1_PRELIM 0xf8001801 /* port size 32bit */
206#define CONFIG_SYS_OR1_PRELIM 0xfc000040 /* 64MB Flash */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200207#endif /* CONFIG_TQM_BIGFLASH */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200210#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
212#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
213#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* speed up output to Flash */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
216#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
217#undef CONFIG_SYS_FLASH_CHECKSUM
218#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
219#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100222
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200223/*
224 * Note: when changing the Local Bus clock divider you have to
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225 * change the timing values in CONFIG_SYS_ORx_PRELIM.
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200226 *
227 * LCRR[00:03] CLKDIV: System (CCB) clock divider. Valid values are 2, 4, 8.
228 * LCRR[16:17] EADC : External address delay cycles. It should be set to 2
229 * for Local Bus Clock > 83.3 MHz.
230 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_LBC_LCRR 0x00030008 /* LB clock ratio reg */
232#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
233#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
234#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Stefan Roesed96f41e2005-11-30 13:06:40 +0100235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_RAM_LOCK 1
237#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_CCSRBAR \
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200238 + 0x04010000) /* Initial RAM address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End used area in RAM */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
242#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
243#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesed96f41e2005-11-30 13:06:40 +0100244
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_MONITOR_LEN (~TEXT_BASE + 1)/* Reserved for Monitor */
246#define CONFIG_SYS_MALLOC_LEN (384 * 1024) /* Reserved for malloc */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100247
248/* Serial Port */
249#if defined(CONFIG_TQM8560)
250
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200251#define CONFIG_CONS_ON_SCC /* define if console on SCC */
252#undef CONFIG_CONS_NONE /* define if console on something else */
253#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100254
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200255#else /* !CONFIG_TQM8560 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100256
257#define CONFIG_CONS_INDEX 1
258#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_NS16550
260#define CONFIG_SYS_NS16550_SERIAL
261#define CONFIG_SYS_NS16550_REG_SIZE 1
262#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
265#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100266
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200267/* PS/2 Keyboard */
268#define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
269#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
270#define CONFIG_PS2SERIAL 2 /* .. on DUART2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200272#define CONFIG_BOARD_EARLY_INIT_R 1
273
Wolfgang Denk966083e2006-07-21 15:24:56 +0200274#endif /* CONFIG_TQM8560 */
275
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200276#define CONFIG_BAUDRATE 115200
Wolfgang Denk966083e2006-07-21 15:24:56 +0200277
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_BAUDRATE_TABLE \
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200279 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Wolfgang Denk966083e2006-07-21 15:24:56 +0200280
Wolfgang Denk2751a952006-10-28 02:29:14 +0200281#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
283#ifdef CONFIG_SYS_HUSH_PARSER
284#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Stefan Roesed96f41e2005-11-30 13:06:40 +0100285#endif
286
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200287/* pass open firmware flat tree */
288#define CONFIG_OF_LIBFDT 1
289#define CONFIG_OF_BOARD_SETUP 1
290#define CONFIG_OF_STDOUT_VIA_ALIAS 1
291
Wolfgang Grandeggerd9ee8432008-06-05 13:12:05 +0200292/* CAN */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_CAN_BASE (CONFIG_SYS_CCSRBAR \
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200294 + 0x03000000) /* CAN base address */
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200295#ifdef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 KiB address mask */
297#define CONFIG_SYS_OR2_CAN (CONFIG_SYS_CAN_OR_AM | OR_UPM_BI)
298#define CONFIG_SYS_BR2_CAN ((CONFIG_SYS_CAN_BASE & BR_BA) | \
Wolfgang Grandeggerd9ee8432008-06-05 13:12:05 +0200299 BR_PS_8 | BR_MS_UPMC | BR_V)
300#endif /* CONFIG_CAN_DRIVER */
301
Jon Loeliger20476722006-10-20 15:50:15 -0500302/*
303 * I2C
304 */
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200305#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100306#define CONFIG_HARD_I2C /* I2C with hardware support */
307#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
309#define CONFIG_SYS_I2C_SLAVE 0x7F
310#define CONFIG_SYS_I2C_NOPROBES {0x48} /* Don't probe these addrs */
311#define CONFIG_SYS_I2C_OFFSET 0x3000
Stefan Roesed96f41e2005-11-30 13:06:40 +0100312
313/* I2C RTC */
314#define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100316
317/* I2C EEPROM */
318/*
319 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work also).
320 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
322#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
323#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
324#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
325#define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100326
327/* I2C SYSMON (LM75) */
328#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
329#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_DTT_MAX_TEMP 70
331#define CONFIG_SYS_DTT_LOW_TEMP -30
332#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roesed96f41e2005-11-30 13:06:40 +0100333
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200334#ifndef CONFIG_PCIE1
Stefan Roesed96f41e2005-11-30 13:06:40 +0100335/* RapidIO MMU */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200336#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_RIO_MEM_BASE 0xb0000000 /* base address */
338#define CONFIG_SYS_RIO_MEM_SIZE 0x10000000 /* 256M */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200339#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
341#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200342#endif /* CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200344#endif /* CONFIG_PCIE1 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100345
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200346/* NAND FLASH */
347#ifdef CONFIG_NAND
348
Jean-Christophe PLAGNIOL-VILLARDcc4a0ce2008-08-13 01:40:43 +0200349#undef CONFIG_NAND_LEGACY
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200350
351#define CONFIG_NAND_FSL_UPM 1
352
353#define CONFIG_MTD_NAND_ECC_JFFS2 1 /* use JFFS2 ECC */
354
355/* address distance between chip selects */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_NAND_SELECT_DEVICE 1
357#define CONFIG_SYS_NAND_CS_DIST 0x200
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200358
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_NAND_SIZE 0x8000
360#define CONFIG_SYS_NAND0_BASE (CONFIG_SYS_CCSRBAR + 0x03010000)
361#define CONFIG_SYS_NAND1_BASE (CONFIG_SYS_NAND0_BASE + CONFIG_SYS_NAND_CS_DIST)
362#define CONFIG_SYS_NAND2_BASE (CONFIG_SYS_NAND1_BASE + CONFIG_SYS_NAND_CS_DIST)
363#define CONFIG_SYS_NAND3_BASE (CONFIG_SYS_NAND2_BASE + CONFIG_SYS_NAND_CS_DIST)
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200366
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#if (CONFIG_SYS_MAX_NAND_DEVICE == 1)
368#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
369#elif (CONFIG_SYS_MAX_NAND_DEVICE == 2)
370#define CONFIG_SYS_NAND_QUIET_TEST 1
371#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, \
372 CONFIG_SYS_NAND1_BASE, \
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200373}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#elif (CONFIG_SYS_MAX_NAND_DEVICE == 4)
375#define CONFIG_SYS_NAND_QUIET_TEST 1
376#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, \
377 CONFIG_SYS_NAND1_BASE, \
378 CONFIG_SYS_NAND2_BASE, \
379 CONFIG_SYS_NAND3_BASE, \
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200380}
381#endif
382
383/* CS3 for NAND Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_NAND0_BASE & BR_BA) | BR_PS_8 | \
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200385 BR_MS_UPMB | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_NAND_SIZE) | OR_UPM_BI)
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200387
388#define NAND_BIG_DELAY_US 25 /* max tR for Samsung devices */
389
390#endif /* CONFIG_NAND */
391
Stefan Roesed96f41e2005-11-30 13:06:40 +0100392/*
393 * General PCI
394 * Addresses are mapped 1-1.
395 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
397#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
398#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
399#define CONFIG_SYS_PCI1_IO_BASE (CONFIG_SYS_CCSRBAR + 0x02000000)
400#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
401#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100402
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200403#ifdef CONFIG_PCIE1
404/*
405 * General PCI express
406 * Addresses are mapped 1-1.
407 */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200408#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_PCIE1_MEM_BASE 0xb0000000
410#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 512M */
411#define CONFIG_SYS_PCIE1_IO_BASE 0xaf000000
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200412#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_PCIE1_MEM_BASE 0xc0000000
414#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
415#define CONFIG_SYS_PCIE1_IO_BASE 0xef000000
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200416#endif /* CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200417#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
418#define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BASE
419#define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200420#endif /* CONFIG_PCIE1 */
421
Stefan Roesed96f41e2005-11-30 13:06:40 +0100422#if defined(CONFIG_PCI)
423
424#define CONFIG_PCI_PNP /* do pci plug-and-play */
425
426#define CONFIG_EEPRO100
427#undef CONFIG_TULIP
428
429#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100431
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200432#endif /* CONFIG_PCI */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100433
434#define CONFIG_NET_MULTI 1
435
436#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500437#define CONFIG_TSEC1 1
438#define CONFIG_TSEC1_NAME "TSEC0"
439#define CONFIG_TSEC2 1
440#define CONFIG_TSEC2_NAME "TSEC1"
Stefan Roesed96f41e2005-11-30 13:06:40 +0100441#define TSEC1_PHY_ADDR 2
442#define TSEC2_PHY_ADDR 1
443#define TSEC1_PHYIDX 0
444#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500445#define TSEC1_FLAGS TSEC_GIGABIT
446#define TSEC2_FLAGS TSEC_GIGABIT
Stefan Roesed96f41e2005-11-30 13:06:40 +0100447#define FEC_PHY_ADDR 3
448#define FEC_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500449#define FEC_FLAGS 0
Andy Fleming10327dc2007-08-16 16:35:02 -0500450#define CONFIG_HAS_ETH0
Stefan Roesed96f41e2005-11-30 13:06:40 +0100451#define CONFIG_HAS_ETH1
452#define CONFIG_HAS_ETH2
453
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200454#ifdef CONFIG_TQM8548
455/*
456 * TQM8548 has 4 ethernet ports. 4 ETSEC's.
457 *
458 * On the STK85xx Starterkit the ETSEC3/4 ports are on an
459 * additional adapter (AIO) between module and Starterkit.
460 */
461#define CONFIG_TSEC3 1
462#define CONFIG_TSEC3_NAME "TSEC2"
463#define CONFIG_TSEC4 1
464#define CONFIG_TSEC4_NAME "TSEC3"
465#define TSEC3_PHY_ADDR 4
466#define TSEC4_PHY_ADDR 5
467#define TSEC3_PHYIDX 0
468#define TSEC4_PHYIDX 0
469#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
470#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
471#define CONFIG_HAS_ETH3
472#define CONFIG_HAS_ETH4
473#endif /* CONFIG_TQM8548 */
474
Stefan Roesed96f41e2005-11-30 13:06:40 +0100475/* Options are TSEC[0-1], FEC */
476#define CONFIG_ETHPRIME "TSEC0"
477
478#if defined(CONFIG_TQM8540)
479/*
480 * TQM8540 has 3 ethernet ports. 2 TSEC's and one FEC.
481 * The FEC port is connected on the same signals as the FCC3 port
482 * of the TQM8560 to the baseboard (STK85xx Starterkit).
483 *
484 * On the STK85xx Starterkit the X47/X50 jumper has to be set to
485 * a - d (X50.2 - 3) to enable the FEC port.
486 */
487#define CONFIG_MPC85XX_FEC 1
488#define CONFIG_MPC85XX_FEC_NAME "FEC"
489#endif
490
491#if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555)
492/*
493 * TQM8541/55 have 4 ethernet ports. 2 TSEC's and 2 FCC's. Only one FCC port
494 * can be used at once, since only one FCC port is available on the STK85xx
495 * Starterkit.
496 *
497 * To use this port you have to configure U-Boot to use the FCC port 1...2
498 * and set the X47/X50 jumper to:
499 * FCC1: a - b (X47.2 - X50.2)
500 * FCC2: a - c (X50.2 - 1)
501 */
502#define CONFIG_ETHER_ON_FCC
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200503#define CONFIG_ETHER_INDEX 1 /* FCC channel for ethernet */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100504#endif
505
506#if defined(CONFIG_TQM8560)
507/*
508 * TQM8560 has 5 ethernet ports. 2 TSEC's and 3 FCC's. Only one FCC port
509 * can be used at once, since only one FCC port is available on the STK85xx
510 * Starterkit.
511 *
512 * To use this port you have to configure U-Boot to use the FCC port 1...3
513 * and set the X47/X50 jumper to:
514 * FCC1: a - b (X47.2 - X50.2)
515 * FCC2: a - c (X50.2 - 1)
516 * FCC3: a - d (X50.2 - 3)
517 */
518#define CONFIG_ETHER_ON_FCC
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200519#define CONFIG_ETHER_INDEX 3 /* FCC channel for ethernet */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100520#endif
521
522#if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
523#define CONFIG_ETHER_ON_FCC1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200524#define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | \
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200525 CMXFCR_TF1CS_MSK)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526#define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK12)
527#define CONFIG_SYS_CPMFCR_RAMTYPE 0
528#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100529#endif
530
531#if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
532#define CONFIG_ETHER_ON_FCC2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200533#define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | \
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200534 CMXFCR_TF2CS_MSK)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200535#define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK16 | CMXFCR_TF2CS_CLK13)
536#define CONFIG_SYS_CPMFCR_RAMTYPE 0
537#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100538#endif
539
540#if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 3)
541#define CONFIG_ETHER_ON_FCC3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200542#define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | \
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200543 CMXFCR_TF3CS_MSK)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200544#define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
545#define CONFIG_SYS_CPMFCR_RAMTYPE 0
546#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100547#endif
548
549/*
550 * Environment
551 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200552#define CONFIG_ENV_IS_IN_FLASH 1
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200553
554#ifdef CONFIG_TQM_FLASH_N_TYPE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200555#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K (one sector) for env */
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200556#else /* !CONFIG_TQM_FLASH_N_TYPE */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200557#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200558#endif /* CONFIG_TQM_FLASH_N_TYPE */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200559#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200560#define CONFIG_ENV_SIZE 0x2000
561#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
562#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100563
564#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200565#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100566
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200567#define CONFIG_TIMESTAMP /* Print image info with ts */
Jon Loeliger2835e512007-06-13 13:22:08 -0500568
569/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500570 * BOOTP options
571 */
572#define CONFIG_BOOTP_BOOTFILESIZE
573#define CONFIG_BOOTP_BOOTPATH
574#define CONFIG_BOOTP_GATEWAY
575#define CONFIG_BOOTP_HOSTNAME
576
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200577#ifdef CONFIG_NAND
578/*
579 * Use NAND-FLash as JFFS2 device
580 */
581#define CONFIG_CMD_NAND
582#define CONFIG_CMD_JFFS2
583
584#define CONFIG_JFFS2_NAND 1
585
586#ifdef CONFIG_JFFS2_CMDLINE
587#define MTDIDS_DEFAULT "nand0=TQM85xx-nand"
588#define MTDPARTS_DEFAULT "mtdparts=TQM85xx-nand:-"
589#else
590#define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */
591#define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
592#define CONFIG_JFFS2_PART_SIZE 0x200000 /* size of jffs2 partition */
593#endif /* CONFIG_JFFS2_CMDLINE */
594
595#endif /* CONFIG_NAND */
596
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500597/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500598 * Command line configuration.
599 */
600#include <config_cmd_default.h>
601
602#define CONFIG_CMD_PING
603#define CONFIG_CMD_I2C
604#define CONFIG_CMD_DHCP
605#define CONFIG_CMD_NFS
606#define CONFIG_CMD_SNTP
607#define CONFIG_CMD_DATE
608#define CONFIG_CMD_EEPROM
609#define CONFIG_CMD_DTT
610#define CONFIG_CMD_MII
611
Stefan Roesed96f41e2005-11-30 13:06:40 +0100612#if defined(CONFIG_PCI)
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200613#define CONFIG_CMD_PCI
Stefan Roesed96f41e2005-11-30 13:06:40 +0100614#endif
615
Stefan Roesed96f41e2005-11-30 13:06:40 +0100616#undef CONFIG_WATCHDOG /* watchdog disabled */
617
618/*
619 * Miscellaneous configurable options
620 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200621#define CONFIG_SYS_LONGHELP /* undef to save memory */
622#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
623#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100624
Jon Loeliger2835e512007-06-13 13:22:08 -0500625#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200626#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100627#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200628#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100629#endif
630
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200631#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
632 sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buf Size */
633#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
634#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
635#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100636
637/*
638 * For booting Linux, the board info and command line data
639 * have to be in the first 8 MB of memory, since this is
640 * the maximum mapped by the Linux kernel during initialization.
641 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200642#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100643
Stefan Roesed96f41e2005-11-30 13:06:40 +0100644/*
645 * Internal Definitions
646 *
647 * Boot Flags
648 */
649#define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
650#define BOOTFLAG_WARM 0x02 /* Software reboot */
651
Jon Loeliger2835e512007-06-13 13:22:08 -0500652#if defined(CONFIG_CMD_KGDB)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100653#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
654#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
655#endif
656
Stefan Roesed96f41e2005-11-30 13:06:40 +0100657#define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
658
659#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
660
661#define CONFIG_PREBOOT "echo;" \
Wolfgang Denkd8519dc2006-08-11 17:33:42 +0200662 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100663 "echo"
664
665#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
666
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200667
668/*
669 * Setup some board specific values for the default environment variables
670 */
671#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200672#define CONFIG_ENV_CONSDEV "consdev=ttyCPM0\0"
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200673#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200674#define CONFIG_ENV_CONSDEV "consdev=ttyS0\0"
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200675#endif
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200676#define CONFIG_ENV_FDT_FILE "fdt_file="MK_STR(CONFIG_HOSTNAME)"/" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200677 MK_STR(CONFIG_HOSTNAME)".dtb\0"
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200678#define CONFIG_ENV_BOOTFILE "bootfile="MK_STR(CONFIG_HOSTNAME)"/uImage\0"
679#define CONFIG_ENV_UBOOT "uboot="MK_STR(CONFIG_HOSTNAME)"/u-boot.bin\0" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200680 "uboot_addr="MK_STR(TEXT_BASE)"\0"
681
Stefan Roesed96f41e2005-11-30 13:06:40 +0100682#define CONFIG_EXTRA_ENV_SETTINGS \
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200683 CONFIG_ENV_BOOTFILE \
684 CONFIG_ENV_FDT_FILE \
685 CONFIG_ENV_CONSDEV \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100686 "netdev=eth0\0" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100687 "nfsargs=setenv bootargs root=/dev/nfs rw " \
688 "nfsroot=$serverip:$rootpath\0" \
689 "ramargs=setenv bootargs root=/dev/ram rw\0" \
690 "addip=setenv bootargs $bootargs " \
691 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
692 ":$hostname:$netdev:off panic=1\0" \
693 "addcons=setenv bootargs $bootargs " \
694 "console=$consdev,$baudrate\0" \
695 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200696 "bootm $kernel_addr - $fdt_addr\0" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100697 "flash_self=run ramargs addip addcons;" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200698 "bootm $kernel_addr $ramdisk_addr $fdt_addr\0" \
699 "net_nfs=tftp $kernel_addr_r $bootfile;" \
700 "tftp $fdt_addr_r $fdt_file;" \
701 "run nfsargs addip addcons;" \
702 "bootm $kernel_addr_r - $fdt_addr_r\0" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100703 "rootpath=/opt/eldk/ppc_85xx\0" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200704 "fdt_addr_r=900000\0" \
705 "kernel_addr_r=1000000\0" \
706 "fdt_addr=ffec0000\0" \
707 "kernel_addr=ffd00000\0" \
708 "ramdisk_addr=ff800000\0" \
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200709 CONFIG_ENV_UBOOT \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200710 "load=tftp 100000 $uboot\0" \
711 "update=protect off $uboot_addr +$filesize;" \
712 "erase $uboot_addr +$filesize;" \
713 "cp.b 100000 $uboot_addr $filesize;" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100714 "setenv filesize;saveenv\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100715 "upd=run load update\0" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100716 ""
717#define CONFIG_BOOTCOMMAND "run flash_self"
718
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200719#endif /* __CONFIG_H */