blob: 7089ac77ed7d3ad076afce6bad9f46a60429c918 [file] [log] [blame]
Jon Loeligerd9b94f22005-07-25 14:05:07 -05001/*
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -05002 * Copyright 2004, 2007 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050014 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Jon Loeligerd9b94f22005-07-25 14:05:07 -050015 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8548cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
36#define CONFIG_MPC8548 1 /* MPC8548 specific */
37#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
38
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050039#define CONFIG_PCI /* enable any pci type devices */
40#define CONFIG_PCI1 /* PCI controller 1 */
41#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
42#undef CONFIG_RIO
43#undef CONFIG_PCI2
44#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala8ff3de62007-12-07 12:17:34 -060045#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050046#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050047
48#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050049#define CONFIG_ENV_OVERWRITE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050050#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Kumar Gala2cfaa1a2008-01-16 01:45:10 -060051#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050052
Jon Loeliger25eedb22008-03-19 15:02:07 -050053#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050054
Jon Loeligerd9b94f22005-07-25 14:05:07 -050055/*
56 * When initializing flash, if we cannot find the manufacturer ID,
57 * assume this is the AMD flash associated with the CDS board.
58 * This allows booting from a promjet.
59 */
60#define CONFIG_ASSUME_AMD_FLASH
61
Jon Loeligerd9b94f22005-07-25 14:05:07 -050062#ifndef __ASSEMBLY__
63extern unsigned long get_clock_freq(void);
64#endif
65#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
66
67/*
68 * These can be toggled for performance analysis, otherwise use default.
69 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050070#define CONFIG_L2_CACHE /* toggle L2 cache */
71#define CONFIG_BTB /* toggle branch predition */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050072#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050073
74/*
75 * Only possible on E500 Version 2 or newer cores.
76 */
77#define CONFIG_ENABLE_36BIT_PHYS 1
78
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
80#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerd9b94f22005-07-25 14:05:07 -050081
82/*
83 * Base addresses -- Note these are effective addresses where the
84 * actual resources get mapped (not physical addresses)
85 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
87#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
88#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
89#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
92#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
93#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050094
Jon Loeligere31d2c12008-03-18 13:51:06 -050095/* DDR Setup */
96#define CONFIG_FSL_DDR2
97#undef CONFIG_FSL_DDR_INTERACTIVE
98#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
99#define CONFIG_DDR_SPD
100#define CONFIG_DDR_DLL /* possible DLL fix needed */
101
Dave Liu9b0ad1b2008-10-28 17:53:38 +0800102#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere31d2c12008-03-18 13:51:06 -0500103#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
106#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500107
Jon Loeligere31d2c12008-03-18 13:51:06 -0500108#define CONFIG_NUM_DDR_CONTROLLERS 1
109#define CONFIG_DIMM_SLOTS_PER_CTLR 1
110#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500111
Jon Loeligere31d2c12008-03-18 13:51:06 -0500112/* I2C addresses of SPD EEPROMs */
113#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
114
115/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500116#ifndef CONFIG_SPD_EEPROM
117#error ("CONFIG_SPD_EEPROM is required")
118#endif
119
120#undef CONFIG_CLOCKS_IN_MHZ
121
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500122/*
123 * Local Bus Definitions
124 */
125
126/*
127 * FLASH on the Local Bus
128 * Two banks, 8M each, using the CFI driver.
129 * Boot from BR0/OR0 bank at 0xff00_0000
130 * Alternate BR1/OR1 bank at 0xff80_0000
131 *
132 * BR0, BR1:
133 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
134 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
135 * Port Size = 16 bits = BRx[19:20] = 10
136 * Use GPCM = BRx[24:26] = 000
137 * Valid = BRx[31] = 1
138 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500139 * 0 4 8 12 16 20 24 28
140 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
141 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500142 *
143 * OR0, OR1:
144 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
145 * Reserved ORx[17:18] = 11, confusion here?
146 * CSNT = ORx[20] = 1
147 * ACS = half cycle delay = ORx[21:22] = 11
148 * SCY = 6 = ORx[24:27] = 0110
149 * TRLX = use relaxed timing = ORx[29] = 1
150 * EAD = use external address latch delay = OR[31] = 1
151 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500152 * 0 4 8 12 16 20 24 28
153 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500154 */
155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_BOOT_BLOCK 0xff000000 /* boot TLB block */
157#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK /* start of FLASH 16M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_BR0_PRELIM 0xff801001
160#define CONFIG_SYS_BR1_PRELIM 0xff001001
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_OR0_PRELIM 0xff806e65
163#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
166#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
167#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
168#undef CONFIG_SYS_FLASH_CHECKSUM
169#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
170#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500173
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200174#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_FLASH_CFI
176#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500177
178
179/*
180 * SDRAM on the Local Bus
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
183#define CONFIG_SYS_LBC_CACHE_SIZE 64
184#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */
185#define CONFIG_SYS_LBC_NONCACHE_SIZE 64
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_LBC_SDRAM_BASE CONFIG_SYS_LBC_CACHE_BASE /* Localbus SDRAM */
188#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500189
190/*
191 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500193 *
194 * For BR2, need:
195 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
196 * port-size = 32-bits = BR2[19:20] = 11
197 * no parity checking = BR2[21:22] = 00
198 * SDRAM for MSEL = BR2[24:26] = 011
199 * Valid = BR[31] = 1
200 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500201 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500202 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
203 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500205 * FIXME: the top 17 bits of BR2.
206 */
207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_BR2_PRELIM 0xf0001861
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500209
210/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500212 *
213 * For OR2, need:
214 * 64MB mask for AM, OR2[0:7] = 1111 1100
215 * XAM, OR2[17:18] = 11
216 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500217 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500218 * EAD set for extra time OR[31] = 1
219 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500220 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500221 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
222 */
223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
227#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
228#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
229#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500230
231/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500232 * Common settings for all Local Bus SDRAM commands.
233 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500234 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500235 * is OR'ed in too.
236 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500237#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
238 | LSDMR_PRETOACT7 \
239 | LSDMR_ACTTORW7 \
240 | LSDMR_BL8 \
241 | LSDMR_WRC4 \
242 | LSDMR_CL3 \
243 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500244 )
245
246/*
247 * The CADMUS registers are connected to CS3 on CDS.
248 * The new memory map places CADMUS at 0xf8000000.
249 *
250 * For BR3, need:
251 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
252 * port-size = 8-bits = BR[19:20] = 01
253 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500254 * GPMC for MSEL = BR[24:26] = 000
255 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500256 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500257 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500258 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
259 *
260 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500261 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500262 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500263 * CSNT OR[20] = 1
264 * ACS OR[21:22] = 11
265 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500266 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500267 * SETA OR[28] = 0
268 * TRLX OR[29] = 1
269 * EHTR OR[30] = 1
270 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500271 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500272 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500273 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
274 */
275
Jon Loeliger25eedb22008-03-19 15:02:07 -0500276#define CONFIG_FSL_CADMUS
277
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500278#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_BR3_PRELIM 0xf8000801
280#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_INIT_RAM_LOCK 1
283#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
284#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500285
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500287
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
289#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
290#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
293#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500294
295/* Serial Port */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500296#define CONFIG_CONS_INDEX 2
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500297#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_NS16550
299#define CONFIG_SYS_NS16550_SERIAL
300#define CONFIG_SYS_NS16550_REG_SIZE 1
301#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500302
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500304 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
305
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
307#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500308
309/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_HUSH_PARSER
311#ifdef CONFIG_SYS_HUSH_PARSER
312#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500313#endif
314
Matthew McClintock40d5fa32006-06-28 10:43:36 -0500315/* pass open firmware flat tree */
Kumar Galab90d2542007-11-29 00:11:44 -0600316#define CONFIG_OF_LIBFDT 1
317#define CONFIG_OF_BOARD_SETUP 1
318#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock40d5fa32006-06-28 10:43:36 -0500319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_64BIT_VSPRINTF 1
321#define CONFIG_SYS_64BIT_STRTOUL 1
Jon Loeligere31d2c12008-03-18 13:51:06 -0500322
Jon Loeliger20476722006-10-20 15:50:15 -0500323/*
324 * I2C
325 */
326#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
327#define CONFIG_HARD_I2C /* I2C with hardware support*/
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500328#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
330#define CONFIG_SYS_I2C_SLAVE 0x7F
331#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
332#define CONFIG_SYS_I2C_OFFSET 0x3000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500333
Timur Tabie8d18542008-07-18 16:52:23 +0200334/* EEPROM */
335#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_I2C_EEPROM_CCID
337#define CONFIG_SYS_ID_EEPROM
338#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
339#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200340
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500341/*
342 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300343 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500344 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600345#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500347
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600348#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600349#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600350#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600352#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600353#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
355#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500356
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500357#ifdef CONFIG_PCI2
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600358#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600359#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600360#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600362#define CONFIG_SYS_PCI2_IO_VIRT 0xe2800000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600363#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_PCI2_IO_PHYS 0xe2800000
365#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500366#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500367
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500368#ifdef CONFIG_PCIE1
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600369#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600370#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600371#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600373#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600374#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
376#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500377#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800378
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500379#ifdef CONFIG_RIO
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800380/*
381 * RapidIO MMU
382 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600383#define CONFIG_SYS_RIO_MEM_VIRT 0xC0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600384#define CONFIG_SYS_RIO_MEM_BUS 0xC0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500386#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500387
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700388#ifdef CONFIG_LEGACY
389#define BRIDGE_ID 17
390#define VIA_ID 2
391#else
392#define BRIDGE_ID 28
393#define VIA_ID 4
394#endif
395
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500396#if defined(CONFIG_PCI)
397
398#define CONFIG_NET_MULTI
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500399#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500400
401#undef CONFIG_EEPRO100
402#undef CONFIG_TULIP
403
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500404#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500405
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500406#endif /* CONFIG_PCI */
407
408
409#if defined(CONFIG_TSEC_ENET)
410
411#ifndef CONFIG_NET_MULTI
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500412#define CONFIG_NET_MULTI 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500413#endif
414
415#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500416#define CONFIG_TSEC1 1
417#define CONFIG_TSEC1_NAME "eTSEC0"
418#define CONFIG_TSEC2 1
419#define CONFIG_TSEC2_NAME "eTSEC1"
420#define CONFIG_TSEC3 1
421#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500422#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500423#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500424#undef CONFIG_MPC85XX_FEC
425
426#define TSEC1_PHY_ADDR 0
427#define TSEC2_PHY_ADDR 1
428#define TSEC3_PHY_ADDR 2
429#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500430
431#define TSEC1_PHYIDX 0
432#define TSEC2_PHYIDX 0
433#define TSEC3_PHYIDX 0
434#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500435#define TSEC1_FLAGS TSEC_GIGABIT
436#define TSEC2_FLAGS TSEC_GIGABIT
437#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
438#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500439
440/* Options are: eTSEC[0-3] */
441#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500442#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500443#endif /* CONFIG_TSEC_ENET */
444
445/*
446 * Environment
447 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200448#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200450#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
451#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500452
453#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500455
Jon Loeliger2835e512007-06-13 13:22:08 -0500456/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500457 * BOOTP options
458 */
459#define CONFIG_BOOTP_BOOTFILESIZE
460#define CONFIG_BOOTP_BOOTPATH
461#define CONFIG_BOOTP_GATEWAY
462#define CONFIG_BOOTP_HOSTNAME
463
464
465/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500466 * Command line configuration.
467 */
468#include <config_cmd_default.h>
469
470#define CONFIG_CMD_PING
471#define CONFIG_CMD_I2C
472#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600473#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500474#define CONFIG_CMD_IRQ
475#define CONFIG_CMD_SETEXPR
Jon Loeliger2835e512007-06-13 13:22:08 -0500476
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500477#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500478 #define CONFIG_CMD_PCI
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500479#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500480
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500481
482#undef CONFIG_WATCHDOG /* watchdog disabled */
483
484/*
485 * Miscellaneous configurable options
486 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200487#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kumar Gala22abb2d2007-11-29 10:34:28 -0600488#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
490#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger2835e512007-06-13 13:22:08 -0500491#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500493#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200494#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500495#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
497#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
498#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
499#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500500
501/*
502 * For booting Linux, the board info and command line data
503 * have to be in the first 8 MB of memory, since this is
504 * the maximum mapped by the Linux kernel during initialization.
505 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200506#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500507
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500508/*
509 * Internal Definitions
510 *
511 * Boot Flags
512 */
513#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
514#define BOOTFLAG_WARM 0x02 /* Software reboot */
515
Jon Loeliger2835e512007-06-13 13:22:08 -0500516#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500517#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
518#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
519#endif
520
521/*
522 * Environment Configuration
523 */
524
525/* The mac addresses for all ethernet interface */
526#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500527#define CONFIG_HAS_ETH0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500528#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500529#define CONFIG_HAS_ETH1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500530#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500531#define CONFIG_HAS_ETH2
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500532#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Andy Fleming09f3e092006-09-13 10:34:18 -0500533#define CONFIG_HAS_ETH3
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500534#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500535#endif
536
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500537#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500538
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500539#define CONFIG_HOSTNAME unknown
540#define CONFIG_ROOTPATH /nfsroot
541#define CONFIG_BOOTFILE 8548cds/uImage.uboot
542#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500543
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500544#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500545#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500546#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500547
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500548#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500549
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500550#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
551#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500552
553#define CONFIG_BAUDRATE 115200
554
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500555#define CONFIG_EXTRA_ENV_SETTINGS \
556 "netdev=eth0\0" \
557 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
558 "tftpflash=tftpboot $loadaddr $uboot; " \
559 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
560 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
561 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
562 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
563 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
564 "consoledev=ttyS1\0" \
565 "ramdiskaddr=2000000\0" \
Andy Fleming6c543592007-08-13 14:38:06 -0500566 "ramdiskfile=ramdisk.uboot\0" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500567 "fdtaddr=c00000\0" \
Kumar Gala22abb2d2007-11-29 10:34:28 -0600568 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500569
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500570#define CONFIG_NFSBOOTCOMMAND \
571 "setenv bootargs root=/dev/nfs rw " \
572 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500573 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500574 "console=$consoledev,$baudrate $othbootargs;" \
575 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500576 "tftp $fdtaddr $fdtfile;" \
577 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500578
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500579
580#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500581 "setenv bootargs root=/dev/ram rw " \
582 "console=$consoledev,$baudrate $othbootargs;" \
583 "tftp $ramdiskaddr $ramdiskfile;" \
584 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500585 "tftp $fdtaddr $fdtfile;" \
586 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500587
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500588#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500589
590#endif /* __CONFIG_H */