blob: 97271ea6f66be355ba467320820a1987505f7ad6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Galae2b159d2008-01-16 09:05:27 -06002/*
3 * Copyright 2008 Freescale Semiconductor, Inc.
4 *
5 * (C) Copyright 2000
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Kumar Galae2b159d2008-01-16 09:05:27 -06007 */
8
9#include <common.h>
10#include <asm/fsl_law.h>
11#include <asm/mmu.h>
12
13/*
14 * LAW(Local Access Window) configuration:
15 *
16 * 0x0000_0000 0x0fff_ffff DDR 256M
17 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040018 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M
Kumar Galae2b159d2008-01-16 09:05:27 -060019 * 0xe000_0000 0xe000_ffff CCSR 1M
Paul Gortmakerfdc7eb92009-09-20 20:36:05 -040020 * 0xe200_0000 0xe27f_ffff PCI1 IO 8M
21 * 0xe280_0000 0xe2ff_ffff PCIe IO 8M
Paul Gortmaker3fd673c2011-12-30 23:53:07 -050022 * 0xec00_0000 0xefff_ffff FLASH (2nd bank) 64M
Kumar Galae2b159d2008-01-16 09:05:27 -060023 * 0xf000_0000 0xf7ff_ffff SDRAM 128M
24 * 0xf8b0_0000 0xf80f_ffff EEPROM 1M
Kumar Galae2b159d2008-01-16 09:05:27 -060025 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M
26 *
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -050027 * If swapped CS0/CS6 via JP12+SW2.8:
28 * 0xef80_0000 0xefff_ffff FLASH (2nd bank) 8M
29 * 0xfc00_0000 0xffff_ffff FLASH (boot bank) 64M
30 *
Kumar Galae2b159d2008-01-16 09:05:27 -060031 * Notes:
Wolfgang Denk53677ef2008-05-20 16:00:29 +020032 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
Kumar Galae2b159d2008-01-16 09:05:27 -060033 * If flash is 8M at default position (last 8M), no LAW needed.
34 */
35
36struct law_entry law_table[] = {
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -050037#ifdef CONFIG_SYS_ALT_BOOT
38 SET_LAW(CONFIG_SYS_ALT_FLASH, LAW_SIZE_8M, LAW_TRGT_IF_LBC),
39#else
Paul Gortmaker3fd673c2011-12-30 23:53:07 -050040 SET_LAW(CONFIG_SYS_ALT_FLASH, LAW_SIZE_64M, LAW_TRGT_IF_LBC),
Paul Gortmakerf0aec4e2011-12-30 23:53:08 -050041#endif
Kumar Galae2b159d2008-01-16 09:05:27 -060042#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043 SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_DDR),
Kumar Galae2b159d2008-01-16 09:05:27 -060044#endif
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -050045#ifdef CONFIG_SYS_LBC_SDRAM_BASE
Kumar Galae2b159d2008-01-16 09:05:27 -060046 /* LBC window - maps 256M 0xf0000000 -> 0xffffffff */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047 SET_LAW(CONFIG_SYS_LBC_SDRAM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_LBC),
Paul Gortmaker7e44f2b2011-12-30 23:53:10 -050048#else
49 /* LBC window - maps 128M 0xf8000000 -> 0xffffffff */
50 SET_LAW(CONFIG_SYS_EPLD_BASE, LAW_SIZE_128M, LAW_TRGT_IF_LBC),
51#endif
Kumar Galae2b159d2008-01-16 09:05:27 -060052};
53
54int num_law_entries = ARRAY_SIZE(law_table);