blob: 0efd855a396ac3ed59fea7d5a3068440a94cbf2f [file] [log] [blame]
Jon Loeligerdebb7352006-04-26 17:58:56 -05001/*
2 * Copyright 2004 Freescale Semiconductor.
Jon Loeligerc934f652006-05-31 13:55:35 -05003 * Jeff Brown
Jon Loeligerdebb7352006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * cpu_init.c - low level cpu init
27 */
28
29#include <common.h>
30#include <mpc86xx.h>
Jean-Christophe PLAGNIOL-VILLARD83d1b382008-02-17 23:03:36 +010031#include <asm/fsl_law.h>
Jon Loeligerdebb7352006-04-26 17:58:56 -050032
Wolfgang Denk1218abf2007-09-15 20:48:41 +020033DECLARE_GLOBAL_DATA_PTR;
34
Jon Loeligerdebb7352006-04-26 17:58:56 -050035/*
36 * Breathe some life into the CPU...
37 *
38 * Set up the memory map
39 * initialize a bunch of registers
40 */
41
Jon Loeliger5c9efb32006-04-27 10:15:16 -050042void cpu_init_f(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -050043{
Jon Loeligerdebb7352006-04-26 17:58:56 -050044 volatile immap_t *immap = (immap_t *)CFG_IMMR;
45 volatile ccsr_lbc_t *memctl = &immap->im_lbc;
Jon Loeliger5c9efb32006-04-27 10:15:16 -050046
Jon Loeligerffff3ae2006-08-22 12:06:18 -050047 /* Pointer is writable since we allocated a register for it */
Jon Loeligerdebb7352006-04-26 17:58:56 -050048 gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET);
49
50 /* Clear initial global data */
51 memset ((void *) gd, 0, sizeof (gd_t));
52
Becky Bruce4933b912008-01-23 16:31:01 -060053#ifdef CONFIG_FSL_LAW
54 init_laws();
55#endif
56
Jon Loeligerdebb7352006-04-26 17:58:56 -050057 /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
58 * addresses - these have to be modified later when FLASH size
59 * has been determined
60 */
61
62#if defined(CFG_OR0_REMAP)
63 memctl->or0 = CFG_OR0_REMAP;
64#endif
65#if defined(CFG_OR1_REMAP)
66 memctl->or1 = CFG_OR1_REMAP;
67#endif
68
69 /* now restrict to preliminary range */
70#if defined(CFG_BR0_PRELIM) && defined(CFG_OR0_PRELIM)
71 memctl->br0 = CFG_BR0_PRELIM;
72 memctl->or0 = CFG_OR0_PRELIM;
73#endif
74
75#if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM)
76 memctl->or1 = CFG_OR1_PRELIM;
77 memctl->br1 = CFG_BR1_PRELIM;
78#endif
79
Jon Loeligerdebb7352006-04-26 17:58:56 -050080#if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM)
81 memctl->or2 = CFG_OR2_PRELIM;
82 memctl->br2 = CFG_BR2_PRELIM;
83#endif
Jon Loeliger5c9efb32006-04-27 10:15:16 -050084
Jon Loeligerdebb7352006-04-26 17:58:56 -050085#if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM)
86 memctl->or3 = CFG_OR3_PRELIM;
87 memctl->br3 = CFG_BR3_PRELIM;
88#endif
Jon Loeliger5c9efb32006-04-27 10:15:16 -050089
Jon Loeligerdebb7352006-04-26 17:58:56 -050090#if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM)
91 memctl->or4 = CFG_OR4_PRELIM;
92 memctl->br4 = CFG_BR4_PRELIM;
93#endif
Jon Loeliger5c9efb32006-04-27 10:15:16 -050094
Jon Loeligerdebb7352006-04-26 17:58:56 -050095#if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM)
96 memctl->or5 = CFG_OR5_PRELIM;
97 memctl->br5 = CFG_BR5_PRELIM;
98#endif
99
100#if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM)
101 memctl->or6 = CFG_OR6_PRELIM;
102 memctl->br6 = CFG_BR6_PRELIM;
103#endif
104
105#if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM)
106 memctl->or7 = CFG_OR7_PRELIM;
107 memctl->br7 = CFG_BR7_PRELIM;
108#endif
109
110 /* enable the timebase bit in HID0 */
111 set_hid0(get_hid0() | 0x4000000);
112
Jon Loeligercfc7a7f2007-08-02 14:42:20 -0500113 /* enable EMCP, SYNCBE | ABE bits in HID1 */
114 set_hid1(get_hid1() | 0x80000C00);
Jon Loeligerdebb7352006-04-26 17:58:56 -0500115}
116
117/*
118 * initialize higher level parts of CPU like timers
119 */
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500120int cpu_init_r(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500121{
Becky Bruce4933b912008-01-23 16:31:01 -0600122#ifdef CONFIG_FSL_LAW
123 disable_law(0);
124#endif
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500125 return 0;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500126}