blob: 76bd05df1dfd1c6506c94252791f55379b395f8e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkbf9e3b32004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5282EVB board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenkbf9e3b32004-02-12 00:47:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
wdenk4e5ca3e2003-12-08 01:34:36 +000012#ifndef _CONFIG_M5282EVB_H
13#define _CONFIG_M5282EVB_H
14
wdenkbf9e3b32004-02-12 00:47:09 +000015/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050019#define CONFIG_MCFTMR
wdenk4e5ca3e2003-12-08 01:34:36 +000020
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
wdenkbf9e3b32004-02-12 00:47:09 +000023
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050024#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenkbf9e3b32004-02-12 00:47:09 +000025
26/* Configuration for environment
27 * Environment is embedded in u-boot in the second sector of the flash
28 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020029#define CONFIG_ENV_ADDR 0xffe04000
30#define CONFIG_ENV_SIZE 0x2000
wdenkbf9e3b32004-02-12 00:47:09 +000031
angelo@sysam.it5296cb12015-03-29 22:54:16 +020032#define LDS_BOARD_TEXT \
33 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -060034 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020035
Jon Loeliger8353e132007-07-08 14:14:17 -050036/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050037 * BOOTP options
38 */
39#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -050040
Jon Loeliger659e2f62007-07-10 09:10:49 -050041/*
Jon Loeliger8353e132007-07-08 14:14:17 -050042 * Command line configuration.
43 */
wdenkbf9e3b32004-02-12 00:47:09 +000044
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050045#define CONFIG_MCFFEC
46#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050047# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050048# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049# define CONFIG_SYS_DISCOVER_PHY
50# define CONFIG_SYS_RX_ETH_BUFFER 8
51# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050052
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053# define CONFIG_SYS_FEC0_PINMUX 0
54# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020055# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
57# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050058# define FECDUPLEX FULL
59# define FECSPEED _100BASET
60# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
62# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050063# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050065#endif
Jon Loeliger8353e132007-07-08 14:14:17 -050066
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050067#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050068# define CONFIG_IPADDR 192.162.1.2
69# define CONFIG_NETMASK 255.255.255.0
70# define CONFIG_SERVERIP 192.162.1.1
71# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050072#endif /* CONFIG_MCFFEC */
73
Mario Six5bc05432018-03-28 14:38:20 +020074#define CONFIG_HOSTNAME "M5282EVB"
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050075#define CONFIG_EXTRA_ENV_SETTINGS \
76 "netdev=eth0\0" \
77 "loadaddr=10000\0" \
78 "u-boot=u-boot.bin\0" \
79 "load=tftp ${loadaddr) ${u-boot}\0" \
80 "upd=run load; run prog\0" \
81 "prog=prot off ffe00000 ffe3ffff;" \
82 "era ffe00000 ffe3ffff;" \
83 "cp.b ${loadaddr} ffe00000 ${filesize};"\
84 "save\0" \
85 ""
wdenkbf9e3b32004-02-12 00:47:09 +000086
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_LOAD_ADDR 0x20000
wdenkbf9e3b32004-02-12 00:47:09 +000088
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_MEMTEST_START 0x400
90#define CONFIG_SYS_MEMTEST_END 0x380000
wdenkbf9e3b32004-02-12 00:47:09 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_CLK 64000000
wdenkbf9e3b32004-02-12 00:47:09 +000093
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050094/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
95
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
97#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenkbf9e3b32004-02-12 00:47:09 +000098
99/*
100 * Low Level Configuration Settings
101 * (address mappings, register initial values, etc.)
102 * You should know what you are doing if you make changes here.
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_MBAR 0x40000000
wdenkbf9e3b32004-02-12 00:47:09 +0000105
wdenkbf9e3b32004-02-12 00:47:09 +0000106/*-----------------------------------------------------------------------
107 * Definitions for initial stack pointer and data area (in DPRAM)
108 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200110#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200111#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkbf9e3b32004-02-12 00:47:09 +0000113
114/*-----------------------------------------------------------------------
115 * Start addresses for the final memory configuration
116 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbf9e3b32004-02-12 00:47:09 +0000118 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_SDRAM_BASE 0x00000000
120#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000121#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
123#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
wdenkbf9e3b32004-02-12 00:47:09 +0000124
125/* If M5282 port is fully implemented the monitor base will be behind
126 * the vector table. */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200127#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500129#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200130#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500131#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_MONITOR_LEN 0x20000
134#define CONFIG_SYS_MALLOC_LEN (256 << 10)
135#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkbf9e3b32004-02-12 00:47:09 +0000136
wdenkbf9e3b32004-02-12 00:47:09 +0000137/*
138 * For booting Linux, the board info and command line data
139 * have to be in the first 8 MB of memory, since this is
140 * the maximum mapped by the Linux kernel during initialization ??
141 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenkbf9e3b32004-02-12 00:47:09 +0000143
144/*-----------------------------------------------------------------------
145 * FLASH organization
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_FLASH_CFI
148#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500149
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200150# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
152# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
153# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
154# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
155# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
156# define CONFIG_SYS_FLASH_CHECKSUM
157# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500158#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000159
160/*-----------------------------------------------------------------------
161 * Cache Configuration
162 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkbf9e3b32004-02-12 00:47:09 +0000164
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600165#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200166 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600167#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200168 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600169#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
170#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
171 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
172 CF_ACR_EN | CF_ACR_SM_ALL)
173#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
174 CF_CACR_CEIB | CF_CACR_DBWE | \
175 CF_CACR_EUSP)
176
wdenkbf9e3b32004-02-12 00:47:09 +0000177/*-----------------------------------------------------------------------
178 * Memory bank definitions
179 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000180#define CONFIG_SYS_CS0_BASE 0xFFE00000
181#define CONFIG_SYS_CS0_CTRL 0x00001980
182#define CONFIG_SYS_CS0_MASK 0x001F0001
183
wdenkbf9e3b32004-02-12 00:47:09 +0000184/*-----------------------------------------------------------------------
185 * Port configuration
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
188#define CONFIG_SYS_PADDR 0x0000000
189#define CONFIG_SYS_PADAT 0x0000000
wdenkbf9e3b32004-02-12 00:47:09 +0000190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
192#define CONFIG_SYS_PBDDR 0x0000000
193#define CONFIG_SYS_PBDAT 0x0000000
wdenk4e5ca3e2003-12-08 01:34:36 +0000194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
196#define CONFIG_SYS_PCDDR 0x0000000
197#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500198
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
200#define CONFIG_SYS_PCDDR 0x0000000
201#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_PEHLPAR 0xC0
204#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
205#define CONFIG_SYS_DDRUA 0x05
206#define CONFIG_SYS_PJPAR 0xFF
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500207
208#endif /* _CONFIG_M5282EVB_H */