blob: 71566851d01dcfe35df66c71664419ff667d58b4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/* Copyright 2014 Freescale Semiconductor, Inc.
Shengzhou Liu48c6f322014-11-24 17:11:56 +08003 */
4
5#include <common.h>
Simon Glassd96c2602019-12-28 10:44:58 -07006#include <clock_legacy.h>
Simon Glass24b852a2015-11-08 23:47:45 -07007#include <console.h>
Simon Glassf3998fd2019-08-02 09:44:25 -06008#include <env_internal.h>
Simon Glass94133872019-12-28 10:44:45 -07009#include <init.h>
Shengzhou Liu48c6f322014-11-24 17:11:56 +080010#include <malloc.h>
11#include <ns16550.h>
12#include <nand.h>
13#include <i2c.h>
14#include <mmc.h>
15#include <fsl_esdhc.h>
16#include <spi_flash.h>
Simon Glass401d1c42020-10-30 21:38:53 -060017#include <asm/global_data.h>
tang yuantianf49b8c12014-12-17 15:42:54 +080018#include "../common/sleep.h"
Simon Glassea022a32016-09-24 18:20:10 -060019#include "../common/spl.h"
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020
21DECLARE_GLOBAL_DATA_PTR;
22
23phys_size_t get_effective_memsize(void)
24{
25 return CONFIG_SYS_L3_SIZE;
26}
27
28unsigned long get_board_sys_clk(void)
29{
30 return CONFIG_SYS_CLK_FREQ;
31}
32
33unsigned long get_board_ddr_clk(void)
34{
35 return CONFIG_DDR_CLK_FREQ;
36}
37
Shengzhou Liue04dd122015-07-28 10:46:47 +080038#if defined(CONFIG_SPL_MMC_BOOT)
39#define GPIO1_SD_SEL 0x00020000
40int board_mmc_getcd(struct mmc *mmc)
41{
42 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
43 u32 val = in_be32(&pgpio->gpdat);
44
45 /* GPIO1_14, 0: eMMC, 1: SD */
46 val &= GPIO1_SD_SEL;
47
48 return val ? -1 : 1;
49}
50
51int board_mmc_getwp(struct mmc *mmc)
52{
53 ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
54 u32 val = in_be32(&pgpio->gpdat);
55
56 val &= GPIO1_SD_SEL;
57
58 return val ? -1 : 0;
59}
60#endif
61
Shengzhou Liu48c6f322014-11-24 17:11:56 +080062void board_init_f(ulong bootflag)
63{
64 u32 plat_ratio, sys_clk, ccb_clk;
65 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
66
67 /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
68 memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
69
70 /* Update GD pointer */
71 gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
72
73 console_init_f();
74
tang yuantianf49b8c12014-12-17 15:42:54 +080075#ifdef CONFIG_DEEP_SLEEP
76 /* disable the console if boot from deep sleep */
77 if (is_warm_boot())
78 fsl_dp_disable_console();
79#endif
80
Shengzhou Liu48c6f322014-11-24 17:11:56 +080081 /* initialize selected port with appropriate baud rate */
82 sys_clk = get_board_sys_clk();
83 plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
84 ccb_clk = sys_clk * plat_ratio / 2;
85
Simon Glass2d6bf752020-12-22 19:30:19 -070086 ns16550_init((struct ns16550 *)CONFIG_SYS_NS16550_COM1,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080087 ccb_clk / 16 / CONFIG_BAUDRATE);
88
89#if defined(CONFIG_SPL_MMC_BOOT)
90 puts("\nSD boot...\n");
91#elif defined(CONFIG_SPL_SPI_BOOT)
92 puts("\nSPI boot...\n");
93#elif defined(CONFIG_SPL_NAND_BOOT)
94 puts("\nNAND boot...\n");
95#endif
96
97 relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
98}
99
100void board_init_r(gd_t *gd, ulong dest_addr)
101{
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900102 struct bd_info *bd;
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800103
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900104 bd = (struct bd_info *)(gd + sizeof(gd_t));
105 memset(bd, 0, sizeof(struct bd_info));
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800106 gd->bd = bd;
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800107
Simon Glasscbcbf712017-01-23 13:31:22 -0700108 arch_cpu_init();
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800109 get_clocks();
110 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
111 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garged4708a2016-05-25 12:41:48 -0400112 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800113
114#ifdef CONFIG_SPL_NAND_BOOT
115 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rinia09fea12019-11-18 20:02:10 -0500116 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800117#endif
118#ifdef CONFIG_SPL_MMC_BOOT
119 mmc_initialize(bd);
120 mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rinia09fea12019-11-18 20:02:10 -0500121 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800122#endif
123#ifdef CONFIG_SPL_SPI_BOOT
Simon Glassea022a32016-09-24 18:20:10 -0600124 fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rinia09fea12019-11-18 20:02:10 -0500125 (uchar *)SPL_ENV_ADDR);
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800126#endif
127
Tom Rinia09fea12019-11-18 20:02:10 -0500128 gd->env_addr = (ulong)(SPL_ENV_ADDR);
Simon Glass203e94f2017-08-03 12:21:56 -0600129 gd->env_valid = ENV_VALID;
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800130
131 i2c_init_all();
132
Simon Glassf1683aa2017-04-06 12:47:05 -0600133 dram_init();
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800134
135#ifdef CONFIG_SPL_MMC_BOOT
136 mmc_boot();
137#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassea022a32016-09-24 18:20:10 -0600138 fsl_spi_boot();
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800139#elif defined(CONFIG_SPL_NAND_BOOT)
140 nand_boot();
141#endif
142}