wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame^] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * board/config.h - configuration options, board specific |
| 9 | */ |
| 10 | |
| 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
| 14 | /* |
| 15 | * High Level Configuration Options |
| 16 | * (easy to change) |
| 17 | */ |
| 18 | |
| 19 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ |
| 20 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
| 21 | #define CONFIG_SBC405 1 /* ...on a WR SBC405 board */ |
| 22 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 23 | #define CONFIG_SYS_TEXT_BASE 0xFFFC0000 |
| 24 | |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 25 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
| 26 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ |
| 27 | |
| 28 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ |
| 29 | |
| 30 | #define CONFIG_BAUDRATE 9600 |
| 31 | |
| 32 | #define CONFIG_PREBOOT "echo;echo Welcome to U-Boot for the sbc405;echo;echo Type \"? or help\" to get on-line help;echo" |
| 33 | |
| 34 | #define CONFIG_RAMBOOT \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 35 | "setenv bootargs root=/dev/ram rw nfsroot=${serverip}:${rootpath} " \ |
| 36 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 37 | "bootm ffc00000 ffca0000" |
| 38 | #define CONFIG_NFSBOOT \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 39 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 40 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 41 | "bootm ffc00000" |
| 42 | |
| 43 | #undef CONFIG_BOOTARGS |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 44 | #define CONFIG_BOOTCOMMAND "version;echo;tftpboot ${loadaddr} ${loadfile};bootvx" /* autoboot command */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 45 | |
| 46 | |
Ben Warren | 96e21f8 | 2008-10-27 23:50:15 -0700 | [diff] [blame] | 47 | #define CONFIG_PPC4xx_EMAC |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 48 | #define CONFIG_MII 1 /* MII PHY management */ |
| 49 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
| 50 | #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */ |
| 51 | |
| 52 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 53 | "bootargs=emac(0,0)host:/T221ppc/target/config/sbc405/vxWorks.st " \ |
| 54 | "e=192.168.193.102:ffffffe0 h=192.168.193.100 u=target pw=hello " \ |
| 55 | "f=0x08 tn=sbc405 o=emac \0" \ |
| 56 | "env_startaddr=FF000000\0" \ |
| 57 | "env_endaddr=FF03FFFF\0" \ |
| 58 | "loadfile=vxWorks.st\0" \ |
| 59 | "loadaddr=0x01000000\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 60 | "net_load=tftpboot ${loadaddr} ${loadfile}\0" \ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 61 | "uboot_startaddr=FFFC0000\0" \ |
| 62 | "uboot_endaddr=FFFFFFFF\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 63 | "update=tftp ${loadaddr} u-boot.bin;" \ |
| 64 | "protect off ${uboot_startaddr} ${uboot_endaddr};" \ |
| 65 | "era ${uboot_startaddr} ${uboot_endaddr};" \ |
| 66 | "cp.b ${loadaddr} ${uboot_startaddr} ${filesize};" \ |
| 67 | "protect on ${uboot_startaddr} ${uboot_endaddr}\0" \ |
| 68 | "zapenv=protect off ${env_startaddr} ${env_endaddr};" \ |
| 69 | "era ${env_startaddr} ${env_endaddr};" \ |
| 70 | "protect on ${env_startaddr} ${env_endaddr}\0" |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 71 | |
| 72 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 73 | |
Jon Loeliger | d3b8c1a | 2007-07-09 21:57:31 -0500 | [diff] [blame] | 74 | /* |
| 75 | * BOOTP options |
| 76 | */ |
| 77 | #define CONFIG_BOOTP_SUBNETMASK |
| 78 | #define CONFIG_BOOTP_GATEWAY |
| 79 | #define CONFIG_BOOTP_HOSTNAME |
| 80 | #define CONFIG_BOOTP_BOOTPATH |
| 81 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 82 | |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 83 | |
| 84 | #define CONFIG_ENV_OVERWRITE |
| 85 | |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 86 | |
Jon Loeliger | 866e308 | 2007-07-04 22:30:58 -0500 | [diff] [blame] | 87 | /* |
| 88 | * Command line configuration. |
| 89 | */ |
| 90 | #include <config_cmd_default.h> |
| 91 | |
| 92 | #define CONFIG_CMD_BSP |
| 93 | #define CONFIG_CMD_ELF |
| 94 | #define CONFIG_CMD_I2C |
| 95 | #define CONFIG_CMD_IRQ |
| 96 | #define CONFIG_CMD_MII |
| 97 | #define CONFIG_CMD_PCI |
| 98 | #define CONFIG_CMD_PING |
| 99 | #define CONFIG_CMD_SDRAM |
| 100 | |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 101 | |
| 102 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 103 | |
| 104 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
| 105 | |
| 106 | #define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */ |
| 107 | #define CONFIG_IPADDR 192.168.193.102 |
| 108 | #define CONFIG_NETMASK 255.255.255.224 |
| 109 | #define CONFIG_SERVERIP 192.168.193.119 |
| 110 | #define CONFIG_GATEWAYIP 192.168.193.97 |
| 111 | |
| 112 | /* |
| 113 | * Miscellaneous configurable options |
| 114 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 116 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 119 | |
Jon Loeliger | 866e308 | 2007-07-04 22:30:58 -0500 | [diff] [blame] | 120 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 122 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 124 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 126 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 127 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 128 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 130 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 131 | |
Stefan Roese | 550650d | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 132 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 133 | #define CONFIG_SYS_NS16550 |
| 134 | #define CONFIG_SYS_NS16550_SERIAL |
| 135 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 136 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
| 137 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_BASE_BAUD 691200 |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 140 | |
| 141 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 143 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 144 | 57600, 115200, 230400, 460800, 921600 } |
| 145 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 147 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_info (bd_t) */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 148 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 150 | |
| 151 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
| 152 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 154 | |
Dirk Eibach | 880540d | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 155 | #define CONFIG_SYS_I2C |
| 156 | #define CONFIG_SYS_I2C_PPC4XX |
| 157 | #define CONFIG_SYS_I2C_PPC4XX_CH0 |
| 158 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 |
| 159 | #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 160 | |
| 161 | /*----------------------------------------------------------------------- |
| 162 | * PCI stuff |
| 163 | *----------------------------------------------------------------------- |
| 164 | */ |
| 165 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
| 166 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 167 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
| 168 | |
| 169 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 170 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 171 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ |
| 172 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 173 | /* resource configuration */ |
| 174 | |
| 175 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ |
| 176 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
| 178 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0408 /* PCI Device ID: PMC-405 */ |
| 179 | #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ |
| 180 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ |
| 181 | #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ |
| 182 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
| 183 | #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */ |
| 184 | #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ |
| 185 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 186 | |
| 187 | /*----------------------------------------------------------------------- |
| 188 | * Start addresses for the final memory configuration |
| 189 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 191 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 193 | #define CONFIG_SYS_MONITOR_BASE 0xFFFC0000 |
| 194 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ |
| 195 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 196 | |
| 197 | /* |
| 198 | * For booting Linux, the board info and command line data |
| 199 | * have to be in the first 8 MB of memory, since this is |
| 200 | * the maximum mapped by the Linux kernel during initialization. |
| 201 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 203 | |
| 204 | /*----------------------------------------------------------------------- |
| 205 | * FLASH organization |
| 206 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_FLASH_BASE 0xFF000000 |
| 208 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ |
| 209 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
| 210 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */ |
| 211 | #define CONFIG_SYS_FLASH_INCREMENT 0x01000000 |
| 212 | #undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */ |
| 213 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 214 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
| 215 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 216 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 217 | |
| 218 | /*----------------------------------------------------------------------- |
| 219 | * Environment Variable setup |
| 220 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_ENV_ADDR CONFIG_SYS_FLASH_BASE /* starting right at the beginning */ |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 222 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 223 | #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */ |
| 224 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */ |
| 225 | #define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 226 | |
| 227 | /*----------------------------------------------------------------------- |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 228 | * External Bus Controller (EBC) Setup |
| 229 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define FLASH0_BA CONFIG_SYS_FLASH_BASE /* FLASH 0 Base Address */ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 231 | |
| 232 | /* Memory Bank 0 (Flash Bank 0) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 234 | #define CONFIG_SYS_EBC_PB0CR FLASH0_BA | 0x9C000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=32bit*/ |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 235 | |
| 236 | /*----------------------------------------------------------------------- |
| 237 | * Definitions for initial stack pointer and data area (in data cache) |
| 238 | */ |
| 239 | |
| 240 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 242 | |
| 243 | /* On Chip Memory location */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 245 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 246 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 250 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 251 | |
| 252 | /*----------------------------------------------------------------------- |
| 253 | * Definitions for Serial Presence Detect EEPROM address |
| 254 | * (to get SDRAM settings) |
| 255 | */ |
| 256 | #define SPD_EEPROM_ADDRESS 0x50 |
| 257 | #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */ |
| 258 | |
wdenk | 652a10c | 2005-01-09 23:48:14 +0000 | [diff] [blame] | 259 | #endif /* __CONFIG_H */ |