Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2007-2011 |
| 4 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> |
| 5 | * Aaron <leafy.myeh@allwinnertech.com> |
| 6 | * |
| 7 | * MMC driver for allwinner sunxi platform. |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 11 | #include <dm.h> |
Hans de Goede | 90641f8 | 2015-04-22 17:03:17 +0200 | [diff] [blame] | 12 | #include <errno.h> |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 13 | #include <malloc.h> |
| 14 | #include <mmc.h> |
| 15 | #include <asm/io.h> |
| 16 | #include <asm/arch/clock.h> |
| 17 | #include <asm/arch/cpu.h> |
Hans de Goede | cd82113 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 18 | #include <asm/arch/gpio.h> |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 19 | #include <asm/arch/mmc.h> |
Hans de Goede | cd82113 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 20 | #include <asm-generic/gpio.h> |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 21 | |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 22 | #ifdef CONFIG_DM_MMC |
| 23 | struct sunxi_mmc_variant { |
| 24 | u16 gate_offset; |
| 25 | u16 mclk_offset; |
| 26 | }; |
| 27 | #endif |
| 28 | |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 29 | struct sunxi_mmc_plat { |
| 30 | struct mmc_config cfg; |
| 31 | struct mmc mmc; |
| 32 | }; |
| 33 | |
Simon Glass | e3c794e | 2017-07-04 13:31:23 -0600 | [diff] [blame] | 34 | struct sunxi_mmc_priv { |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 35 | unsigned mmc_no; |
| 36 | uint32_t *mclkreg; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 37 | unsigned fatal_err; |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 38 | struct gpio_desc cd_gpio; /* Change Detect GPIO */ |
Heinrich Schuchardt | 8be4e61 | 2018-02-01 23:39:19 +0100 | [diff] [blame] | 39 | int cd_inverted; /* Inverted Card Detect */ |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 40 | struct sunxi_mmc *reg; |
| 41 | struct mmc_config cfg; |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 42 | #ifdef CONFIG_DM_MMC |
| 43 | const struct sunxi_mmc_variant *variant; |
| 44 | #endif |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 45 | }; |
| 46 | |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 47 | #if !CONFIG_IS_ENABLED(DM_MMC) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 48 | /* support 4 mmc hosts */ |
Simon Glass | e3c794e | 2017-07-04 13:31:23 -0600 | [diff] [blame] | 49 | struct sunxi_mmc_priv mmc_host[4]; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 50 | |
Hans de Goede | 967325f | 2014-10-31 16:55:02 +0100 | [diff] [blame] | 51 | static int sunxi_mmc_getcd_gpio(int sdc_no) |
| 52 | { |
| 53 | switch (sdc_no) { |
| 54 | case 0: return sunxi_name_to_gpio(CONFIG_MMC0_CD_PIN); |
| 55 | case 1: return sunxi_name_to_gpio(CONFIG_MMC1_CD_PIN); |
| 56 | case 2: return sunxi_name_to_gpio(CONFIG_MMC2_CD_PIN); |
| 57 | case 3: return sunxi_name_to_gpio(CONFIG_MMC3_CD_PIN); |
| 58 | } |
Hans de Goede | 90641f8 | 2015-04-22 17:03:17 +0200 | [diff] [blame] | 59 | return -EINVAL; |
Hans de Goede | 967325f | 2014-10-31 16:55:02 +0100 | [diff] [blame] | 60 | } |
| 61 | |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 62 | static int mmc_resource_init(int sdc_no) |
| 63 | { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 64 | struct sunxi_mmc_priv *priv = &mmc_host[sdc_no]; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 65 | struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
Hans de Goede | 967325f | 2014-10-31 16:55:02 +0100 | [diff] [blame] | 66 | int cd_pin, ret = 0; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 67 | |
| 68 | debug("init mmc %d resource\n", sdc_no); |
| 69 | |
| 70 | switch (sdc_no) { |
| 71 | case 0: |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 72 | priv->reg = (struct sunxi_mmc *)SUNXI_MMC0_BASE; |
| 73 | priv->mclkreg = &ccm->sd0_clk_cfg; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 74 | break; |
| 75 | case 1: |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 76 | priv->reg = (struct sunxi_mmc *)SUNXI_MMC1_BASE; |
| 77 | priv->mclkreg = &ccm->sd1_clk_cfg; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 78 | break; |
| 79 | case 2: |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 80 | priv->reg = (struct sunxi_mmc *)SUNXI_MMC2_BASE; |
| 81 | priv->mclkreg = &ccm->sd2_clk_cfg; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 82 | break; |
Icenowy Zheng | 42956f1 | 2018-07-21 16:20:29 +0800 | [diff] [blame] | 83 | #ifdef SUNXI_MMC3_BASE |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 84 | case 3: |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 85 | priv->reg = (struct sunxi_mmc *)SUNXI_MMC3_BASE; |
| 86 | priv->mclkreg = &ccm->sd3_clk_cfg; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 87 | break; |
Icenowy Zheng | 42956f1 | 2018-07-21 16:20:29 +0800 | [diff] [blame] | 88 | #endif |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 89 | default: |
| 90 | printf("Wrong mmc number %d\n", sdc_no); |
| 91 | return -1; |
| 92 | } |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 93 | priv->mmc_no = sdc_no; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 94 | |
Hans de Goede | 967325f | 2014-10-31 16:55:02 +0100 | [diff] [blame] | 95 | cd_pin = sunxi_mmc_getcd_gpio(sdc_no); |
Hans de Goede | 90641f8 | 2015-04-22 17:03:17 +0200 | [diff] [blame] | 96 | if (cd_pin >= 0) { |
Hans de Goede | 967325f | 2014-10-31 16:55:02 +0100 | [diff] [blame] | 97 | ret = gpio_request(cd_pin, "mmc_cd"); |
Hans de Goede | 1c09fa3 | 2015-05-30 16:39:10 +0200 | [diff] [blame] | 98 | if (!ret) { |
| 99 | sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP); |
Axel Lin | b0c4ae1 | 2014-12-20 11:41:25 +0800 | [diff] [blame] | 100 | ret = gpio_direction_input(cd_pin); |
Hans de Goede | 1c09fa3 | 2015-05-30 16:39:10 +0200 | [diff] [blame] | 101 | } |
Axel Lin | b0c4ae1 | 2014-12-20 11:41:25 +0800 | [diff] [blame] | 102 | } |
Hans de Goede | 967325f | 2014-10-31 16:55:02 +0100 | [diff] [blame] | 103 | |
| 104 | return ret; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 105 | } |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 106 | #endif |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 107 | |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 108 | static int mmc_set_mod_clk(struct sunxi_mmc_priv *priv, unsigned int hz) |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 109 | { |
| 110 | unsigned int pll, pll_hz, div, n, oclk_dly, sclk_dly; |
Vasily Khoruzhick | 0e21a2f | 2018-11-09 20:41:46 -0800 | [diff] [blame] | 111 | bool new_mode = true; |
Vasily Khoruzhick | 20940ef | 2018-11-05 20:24:28 -0800 | [diff] [blame] | 112 | bool calibrate = false; |
Maxime Ripard | de9b177 | 2017-08-23 12:03:41 +0200 | [diff] [blame] | 113 | u32 val = 0; |
| 114 | |
Vasily Khoruzhick | 0e21a2f | 2018-11-09 20:41:46 -0800 | [diff] [blame] | 115 | if (!IS_ENABLED(CONFIG_MMC_SUNXI_HAS_NEW_MODE)) |
| 116 | new_mode = false; |
| 117 | |
| 118 | /* A83T support new mode only on eMMC */ |
| 119 | if (IS_ENABLED(CONFIG_MACH_SUN8I_A83T) && priv->mmc_no != 2) |
| 120 | new_mode = false; |
Maxime Ripard | de9b177 | 2017-08-23 12:03:41 +0200 | [diff] [blame] | 121 | |
Vasily Khoruzhick | 20940ef | 2018-11-05 20:24:28 -0800 | [diff] [blame] | 122 | #if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN50I_H6) |
| 123 | calibrate = true; |
| 124 | #endif |
| 125 | |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 126 | if (hz <= 24000000) { |
| 127 | pll = CCM_MMC_CTRL_OSCM24; |
| 128 | pll_hz = 24000000; |
| 129 | } else { |
Hans de Goede | daf2263 | 2015-01-14 19:05:03 +0100 | [diff] [blame] | 130 | #ifdef CONFIG_MACH_SUN9I |
| 131 | pll = CCM_MMC_CTRL_PLL_PERIPH0; |
| 132 | pll_hz = clock_get_pll4_periph0(); |
Icenowy Zheng | 42956f1 | 2018-07-21 16:20:29 +0800 | [diff] [blame] | 133 | #elif defined(CONFIG_MACH_SUN50I_H6) |
| 134 | pll = CCM_MMC_CTRL_PLL6X2; |
| 135 | pll_hz = clock_get_pll6() * 2; |
Hans de Goede | daf2263 | 2015-01-14 19:05:03 +0100 | [diff] [blame] | 136 | #else |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 137 | pll = CCM_MMC_CTRL_PLL6; |
| 138 | pll_hz = clock_get_pll6(); |
Hans de Goede | daf2263 | 2015-01-14 19:05:03 +0100 | [diff] [blame] | 139 | #endif |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 140 | } |
| 141 | |
| 142 | div = pll_hz / hz; |
| 143 | if (pll_hz % hz) |
| 144 | div++; |
| 145 | |
| 146 | n = 0; |
| 147 | while (div > 16) { |
| 148 | n++; |
| 149 | div = (div + 1) / 2; |
| 150 | } |
| 151 | |
| 152 | if (n > 3) { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 153 | printf("mmc %u error cannot set clock to %u\n", priv->mmc_no, |
| 154 | hz); |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 155 | return -1; |
| 156 | } |
| 157 | |
| 158 | /* determine delays */ |
| 159 | if (hz <= 400000) { |
| 160 | oclk_dly = 0; |
Hans de Goede | be90974 | 2015-09-23 16:13:10 +0200 | [diff] [blame] | 161 | sclk_dly = 0; |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 162 | } else if (hz <= 25000000) { |
| 163 | oclk_dly = 0; |
| 164 | sclk_dly = 5; |
Hans de Goede | be90974 | 2015-09-23 16:13:10 +0200 | [diff] [blame] | 165 | #ifdef CONFIG_MACH_SUN9I |
Stefan Mavrodiev | 4744d81 | 2018-03-27 16:57:23 +0300 | [diff] [blame] | 166 | } else if (hz <= 52000000) { |
Hans de Goede | be90974 | 2015-09-23 16:13:10 +0200 | [diff] [blame] | 167 | oclk_dly = 5; |
| 168 | sclk_dly = 4; |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 169 | } else { |
Stefan Mavrodiev | 4744d81 | 2018-03-27 16:57:23 +0300 | [diff] [blame] | 170 | /* hz > 52000000 */ |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 171 | oclk_dly = 2; |
| 172 | sclk_dly = 4; |
Hans de Goede | be90974 | 2015-09-23 16:13:10 +0200 | [diff] [blame] | 173 | #else |
Stefan Mavrodiev | 4744d81 | 2018-03-27 16:57:23 +0300 | [diff] [blame] | 174 | } else if (hz <= 52000000) { |
Hans de Goede | be90974 | 2015-09-23 16:13:10 +0200 | [diff] [blame] | 175 | oclk_dly = 3; |
| 176 | sclk_dly = 4; |
| 177 | } else { |
Stefan Mavrodiev | 4744d81 | 2018-03-27 16:57:23 +0300 | [diff] [blame] | 178 | /* hz > 52000000 */ |
Hans de Goede | be90974 | 2015-09-23 16:13:10 +0200 | [diff] [blame] | 179 | oclk_dly = 1; |
| 180 | sclk_dly = 4; |
| 181 | #endif |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 182 | } |
| 183 | |
Maxime Ripard | de9b177 | 2017-08-23 12:03:41 +0200 | [diff] [blame] | 184 | if (new_mode) { |
| 185 | #ifdef CONFIG_MMC_SUNXI_HAS_NEW_MODE |
Vasily Khoruzhick | 2a8882e | 2018-11-09 20:41:44 -0800 | [diff] [blame] | 186 | #ifdef CONFIG_MMC_SUNXI_HAS_MODE_SWITCH |
Maxime Ripard | de9b177 | 2017-08-23 12:03:41 +0200 | [diff] [blame] | 187 | val = CCM_MMC_CTRL_MODE_SEL_NEW; |
Vasily Khoruzhick | 2a8882e | 2018-11-09 20:41:44 -0800 | [diff] [blame] | 188 | #endif |
Chen-Yu Tsai | 8a647fc | 2017-08-31 21:57:48 +0800 | [diff] [blame] | 189 | setbits_le32(&priv->reg->ntsr, SUNXI_MMC_NTSR_MODE_SEL_NEW); |
Maxime Ripard | de9b177 | 2017-08-23 12:03:41 +0200 | [diff] [blame] | 190 | #endif |
Vasily Khoruzhick | 20940ef | 2018-11-05 20:24:28 -0800 | [diff] [blame] | 191 | } else if (!calibrate) { |
| 192 | /* |
| 193 | * Use hardcoded delay values if controller doesn't support |
| 194 | * calibration |
| 195 | */ |
Maxime Ripard | de9b177 | 2017-08-23 12:03:41 +0200 | [diff] [blame] | 196 | val = CCM_MMC_CTRL_OCLK_DLY(oclk_dly) | |
| 197 | CCM_MMC_CTRL_SCLK_DLY(sclk_dly); |
| 198 | } |
| 199 | |
| 200 | writel(CCM_MMC_CTRL_ENABLE| pll | CCM_MMC_CTRL_N(n) | |
| 201 | CCM_MMC_CTRL_M(div) | val, priv->mclkreg); |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 202 | |
| 203 | debug("mmc %u set mod-clk req %u parent %u n %u m %u rate %u\n", |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 204 | priv->mmc_no, hz, pll_hz, 1u << n, div, pll_hz / (1u << n) / div); |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 205 | |
| 206 | return 0; |
| 207 | } |
| 208 | |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 209 | static int mmc_update_clk(struct sunxi_mmc_priv *priv) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 210 | { |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 211 | unsigned int cmd; |
| 212 | unsigned timeout_msecs = 2000; |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 213 | unsigned long start = get_timer(0); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 214 | |
| 215 | cmd = SUNXI_MMC_CMD_START | |
| 216 | SUNXI_MMC_CMD_UPCLK_ONLY | |
| 217 | SUNXI_MMC_CMD_WAIT_PRE_OVER; |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 218 | |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 219 | writel(cmd, &priv->reg->cmd); |
| 220 | while (readl(&priv->reg->cmd) & SUNXI_MMC_CMD_START) { |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 221 | if (get_timer(start) > timeout_msecs) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 222 | return -1; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 223 | } |
| 224 | |
| 225 | /* clock update sets various irq status bits, clear these */ |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 226 | writel(readl(&priv->reg->rint), &priv->reg->rint); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 227 | |
| 228 | return 0; |
| 229 | } |
| 230 | |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 231 | static int mmc_config_clock(struct sunxi_mmc_priv *priv, struct mmc *mmc) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 232 | { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 233 | unsigned rval = readl(&priv->reg->clkcr); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 234 | |
| 235 | /* Disable Clock */ |
| 236 | rval &= ~SUNXI_MMC_CLK_ENABLE; |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 237 | writel(rval, &priv->reg->clkcr); |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 238 | if (mmc_update_clk(priv)) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 239 | return -1; |
| 240 | |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 241 | /* Set mod_clk to new rate */ |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 242 | if (mmc_set_mod_clk(priv, mmc->clock)) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 243 | return -1; |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 244 | |
| 245 | /* Clear internal divider */ |
| 246 | rval &= ~SUNXI_MMC_CLK_DIVIDER_MASK; |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 247 | writel(rval, &priv->reg->clkcr); |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 248 | |
Vasily Khoruzhick | 20940ef | 2018-11-05 20:24:28 -0800 | [diff] [blame] | 249 | #if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN50I_H6) |
| 250 | /* A64 supports calibration of delays on MMC controller and we |
| 251 | * have to set delay of zero before starting calibration. |
| 252 | * Allwinner BSP driver sets a delay only in the case of |
| 253 | * using HS400 which is not supported by mainline U-Boot or |
| 254 | * Linux at the moment |
| 255 | */ |
| 256 | writel(SUNXI_MMC_CAL_DL_SW_EN, &priv->reg->samp_dl); |
| 257 | #endif |
| 258 | |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 259 | /* Re-enable Clock */ |
| 260 | rval |= SUNXI_MMC_CLK_ENABLE; |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 261 | writel(rval, &priv->reg->clkcr); |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 262 | if (mmc_update_clk(priv)) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 263 | return -1; |
| 264 | |
| 265 | return 0; |
| 266 | } |
| 267 | |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 268 | static int sunxi_mmc_set_ios_common(struct sunxi_mmc_priv *priv, |
| 269 | struct mmc *mmc) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 270 | { |
Hans de Goede | fc3a832 | 2014-12-07 20:55:10 +0100 | [diff] [blame] | 271 | debug("set ios: bus_width: %x, clock: %d\n", |
| 272 | mmc->bus_width, mmc->clock); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 273 | |
| 274 | /* Change clock first */ |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 275 | if (mmc->clock && mmc_config_clock(priv, mmc) != 0) { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 276 | priv->fatal_err = 1; |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 277 | return -EINVAL; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 278 | } |
| 279 | |
| 280 | /* Change bus width */ |
| 281 | if (mmc->bus_width == 8) |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 282 | writel(0x2, &priv->reg->width); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 283 | else if (mmc->bus_width == 4) |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 284 | writel(0x1, &priv->reg->width); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 285 | else |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 286 | writel(0x0, &priv->reg->width); |
Jaehoon Chung | 07b0b9c | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 287 | |
| 288 | return 0; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 289 | } |
| 290 | |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 291 | #if !CONFIG_IS_ENABLED(DM_MMC) |
Siarhei Siamashka | 5abdb15 | 2015-02-01 00:42:14 +0200 | [diff] [blame] | 292 | static int sunxi_mmc_core_init(struct mmc *mmc) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 293 | { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 294 | struct sunxi_mmc_priv *priv = mmc->priv; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 295 | |
| 296 | /* Reset controller */ |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 297 | writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl); |
Hans de Goede | b6ae676 | 2014-06-09 11:36:55 +0200 | [diff] [blame] | 298 | udelay(1000); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 299 | |
| 300 | return 0; |
| 301 | } |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 302 | #endif |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 303 | |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 304 | static int mmc_trans_data_by_cpu(struct sunxi_mmc_priv *priv, struct mmc *mmc, |
| 305 | struct mmc_data *data) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 306 | { |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 307 | const int reading = !!(data->flags & MMC_DATA_READ); |
| 308 | const uint32_t status_bit = reading ? SUNXI_MMC_STATUS_FIFO_EMPTY : |
| 309 | SUNXI_MMC_STATUS_FIFO_FULL; |
| 310 | unsigned i; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 311 | unsigned *buff = (unsigned int *)(reading ? data->dest : data->src); |
Yousong Zhou | 28f69b9 | 2015-08-29 21:26:11 +0800 | [diff] [blame] | 312 | unsigned byte_cnt = data->blocksize * data->blocks; |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 313 | unsigned timeout_msecs = byte_cnt >> 8; |
| 314 | unsigned long start; |
| 315 | |
| 316 | if (timeout_msecs < 2000) |
| 317 | timeout_msecs = 2000; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 318 | |
Hans de Goede | b6ae676 | 2014-06-09 11:36:55 +0200 | [diff] [blame] | 319 | /* Always read / write data through the CPU */ |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 320 | setbits_le32(&priv->reg->gctrl, SUNXI_MMC_GCTRL_ACCESS_BY_AHB); |
Hans de Goede | b6ae676 | 2014-06-09 11:36:55 +0200 | [diff] [blame] | 321 | |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 322 | start = get_timer(0); |
| 323 | |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 324 | for (i = 0; i < (byte_cnt >> 2); i++) { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 325 | while (readl(&priv->reg->status) & status_bit) { |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 326 | if (get_timer(start) > timeout_msecs) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 327 | return -1; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 328 | } |
| 329 | |
| 330 | if (reading) |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 331 | buff[i] = readl(&priv->reg->fifo); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 332 | else |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 333 | writel(buff[i], &priv->reg->fifo); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 334 | } |
| 335 | |
| 336 | return 0; |
| 337 | } |
| 338 | |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 339 | static int mmc_rint_wait(struct sunxi_mmc_priv *priv, struct mmc *mmc, |
| 340 | uint timeout_msecs, uint done_bit, const char *what) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 341 | { |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 342 | unsigned int status; |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 343 | unsigned long start = get_timer(0); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 344 | |
| 345 | do { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 346 | status = readl(&priv->reg->rint); |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 347 | if ((get_timer(start) > timeout_msecs) || |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 348 | (status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT)) { |
| 349 | debug("%s timeout %x\n", what, |
| 350 | status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT); |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 351 | return -ETIMEDOUT; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 352 | } |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 353 | } while (!(status & done_bit)); |
| 354 | |
| 355 | return 0; |
| 356 | } |
| 357 | |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 358 | static int sunxi_mmc_send_cmd_common(struct sunxi_mmc_priv *priv, |
| 359 | struct mmc *mmc, struct mmc_cmd *cmd, |
| 360 | struct mmc_data *data) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 361 | { |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 362 | unsigned int cmdval = SUNXI_MMC_CMD_START; |
| 363 | unsigned int timeout_msecs; |
| 364 | int error = 0; |
| 365 | unsigned int status = 0; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 366 | unsigned int bytecnt = 0; |
| 367 | |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 368 | if (priv->fatal_err) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 369 | return -1; |
| 370 | if (cmd->resp_type & MMC_RSP_BUSY) |
| 371 | debug("mmc cmd %d check rsp busy\n", cmd->cmdidx); |
| 372 | if (cmd->cmdidx == 12) |
| 373 | return 0; |
| 374 | |
| 375 | if (!cmd->cmdidx) |
| 376 | cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ; |
| 377 | if (cmd->resp_type & MMC_RSP_PRESENT) |
| 378 | cmdval |= SUNXI_MMC_CMD_RESP_EXPIRE; |
| 379 | if (cmd->resp_type & MMC_RSP_136) |
| 380 | cmdval |= SUNXI_MMC_CMD_LONG_RESPONSE; |
| 381 | if (cmd->resp_type & MMC_RSP_CRC) |
| 382 | cmdval |= SUNXI_MMC_CMD_CHK_RESPONSE_CRC; |
| 383 | |
| 384 | if (data) { |
Alexander Graf | 0ea5a04 | 2016-03-29 17:29:09 +0200 | [diff] [blame] | 385 | if ((u32)(long)data->dest & 0x3) { |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 386 | error = -1; |
| 387 | goto out; |
| 388 | } |
| 389 | |
| 390 | cmdval |= SUNXI_MMC_CMD_DATA_EXPIRE|SUNXI_MMC_CMD_WAIT_PRE_OVER; |
| 391 | if (data->flags & MMC_DATA_WRITE) |
| 392 | cmdval |= SUNXI_MMC_CMD_WRITE; |
| 393 | if (data->blocks > 1) |
| 394 | cmdval |= SUNXI_MMC_CMD_AUTO_STOP; |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 395 | writel(data->blocksize, &priv->reg->blksz); |
| 396 | writel(data->blocks * data->blocksize, &priv->reg->bytecnt); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 397 | } |
| 398 | |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 399 | debug("mmc %d, cmd %d(0x%08x), arg 0x%08x\n", priv->mmc_no, |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 400 | cmd->cmdidx, cmdval | cmd->cmdidx, cmd->cmdarg); |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 401 | writel(cmd->cmdarg, &priv->reg->arg); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 402 | |
| 403 | if (!data) |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 404 | writel(cmdval | cmd->cmdidx, &priv->reg->cmd); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 405 | |
| 406 | /* |
| 407 | * transfer data and check status |
| 408 | * STATREG[2] : FIFO empty |
| 409 | * STATREG[3] : FIFO full |
| 410 | */ |
| 411 | if (data) { |
| 412 | int ret = 0; |
| 413 | |
| 414 | bytecnt = data->blocksize * data->blocks; |
| 415 | debug("trans data %d bytes\n", bytecnt); |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 416 | writel(cmdval | cmd->cmdidx, &priv->reg->cmd); |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 417 | ret = mmc_trans_data_by_cpu(priv, mmc, data); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 418 | if (ret) { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 419 | error = readl(&priv->reg->rint) & |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 420 | SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT; |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 421 | error = -ETIMEDOUT; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 422 | goto out; |
| 423 | } |
| 424 | } |
| 425 | |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 426 | error = mmc_rint_wait(priv, mmc, 1000, SUNXI_MMC_RINT_COMMAND_DONE, |
| 427 | "cmd"); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 428 | if (error) |
| 429 | goto out; |
| 430 | |
| 431 | if (data) { |
Hans de Goede | b6ae676 | 2014-06-09 11:36:55 +0200 | [diff] [blame] | 432 | timeout_msecs = 120; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 433 | debug("cacl timeout %x msec\n", timeout_msecs); |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 434 | error = mmc_rint_wait(priv, mmc, timeout_msecs, |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 435 | data->blocks > 1 ? |
| 436 | SUNXI_MMC_RINT_AUTO_COMMAND_DONE : |
| 437 | SUNXI_MMC_RINT_DATA_OVER, |
| 438 | "data"); |
| 439 | if (error) |
| 440 | goto out; |
| 441 | } |
| 442 | |
| 443 | if (cmd->resp_type & MMC_RSP_BUSY) { |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 444 | unsigned long start = get_timer(0); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 445 | timeout_msecs = 2000; |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 446 | |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 447 | do { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 448 | status = readl(&priv->reg->status); |
Philipp Tomsich | 5ff8e54 | 2018-03-21 12:18:58 +0100 | [diff] [blame] | 449 | if (get_timer(start) > timeout_msecs) { |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 450 | debug("busy timeout\n"); |
Jaehoon Chung | 915ffa5 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 451 | error = -ETIMEDOUT; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 452 | goto out; |
| 453 | } |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 454 | } while (status & SUNXI_MMC_STATUS_CARD_DATA_BUSY); |
| 455 | } |
| 456 | |
| 457 | if (cmd->resp_type & MMC_RSP_136) { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 458 | cmd->response[0] = readl(&priv->reg->resp3); |
| 459 | cmd->response[1] = readl(&priv->reg->resp2); |
| 460 | cmd->response[2] = readl(&priv->reg->resp1); |
| 461 | cmd->response[3] = readl(&priv->reg->resp0); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 462 | debug("mmc resp 0x%08x 0x%08x 0x%08x 0x%08x\n", |
| 463 | cmd->response[3], cmd->response[2], |
| 464 | cmd->response[1], cmd->response[0]); |
| 465 | } else { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 466 | cmd->response[0] = readl(&priv->reg->resp0); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 467 | debug("mmc resp 0x%08x\n", cmd->response[0]); |
| 468 | } |
| 469 | out: |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 470 | if (error < 0) { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 471 | writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl); |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 472 | mmc_update_clk(priv); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 473 | } |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 474 | writel(0xffffffff, &priv->reg->rint); |
| 475 | writel(readl(&priv->reg->gctrl) | SUNXI_MMC_GCTRL_FIFO_RESET, |
| 476 | &priv->reg->gctrl); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 477 | |
| 478 | return error; |
| 479 | } |
| 480 | |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 481 | #if !CONFIG_IS_ENABLED(DM_MMC) |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 482 | static int sunxi_mmc_set_ios_legacy(struct mmc *mmc) |
| 483 | { |
| 484 | struct sunxi_mmc_priv *priv = mmc->priv; |
| 485 | |
| 486 | return sunxi_mmc_set_ios_common(priv, mmc); |
| 487 | } |
| 488 | |
| 489 | static int sunxi_mmc_send_cmd_legacy(struct mmc *mmc, struct mmc_cmd *cmd, |
| 490 | struct mmc_data *data) |
| 491 | { |
| 492 | struct sunxi_mmc_priv *priv = mmc->priv; |
| 493 | |
| 494 | return sunxi_mmc_send_cmd_common(priv, mmc, cmd, data); |
| 495 | } |
| 496 | |
| 497 | static int sunxi_mmc_getcd_legacy(struct mmc *mmc) |
Hans de Goede | cd82113 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 498 | { |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 499 | struct sunxi_mmc_priv *priv = mmc->priv; |
Hans de Goede | 967325f | 2014-10-31 16:55:02 +0100 | [diff] [blame] | 500 | int cd_pin; |
Hans de Goede | cd82113 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 501 | |
Simon Glass | 3f5af12 | 2017-07-04 13:31:24 -0600 | [diff] [blame] | 502 | cd_pin = sunxi_mmc_getcd_gpio(priv->mmc_no); |
Hans de Goede | 90641f8 | 2015-04-22 17:03:17 +0200 | [diff] [blame] | 503 | if (cd_pin < 0) |
Hans de Goede | cd82113 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 504 | return 1; |
| 505 | |
Axel Lin | b0c4ae1 | 2014-12-20 11:41:25 +0800 | [diff] [blame] | 506 | return !gpio_get_value(cd_pin); |
Hans de Goede | cd82113 | 2014-10-02 20:29:26 +0200 | [diff] [blame] | 507 | } |
| 508 | |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 509 | static const struct mmc_ops sunxi_mmc_ops = { |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 510 | .send_cmd = sunxi_mmc_send_cmd_legacy, |
| 511 | .set_ios = sunxi_mmc_set_ios_legacy, |
Siarhei Siamashka | 5abdb15 | 2015-02-01 00:42:14 +0200 | [diff] [blame] | 512 | .init = sunxi_mmc_core_init, |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 513 | .getcd = sunxi_mmc_getcd_legacy, |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 514 | }; |
| 515 | |
Hans de Goede | e79c7c8 | 2014-10-02 21:13:54 +0200 | [diff] [blame] | 516 | struct mmc *sunxi_mmc_init(int sdc_no) |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 517 | { |
Simon Glass | ec73d96 | 2017-07-04 13:31:26 -0600 | [diff] [blame] | 518 | struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 519 | struct sunxi_mmc_priv *priv = &mmc_host[sdc_no]; |
| 520 | struct mmc_config *cfg = &priv->cfg; |
Simon Glass | ec73d96 | 2017-07-04 13:31:26 -0600 | [diff] [blame] | 521 | int ret; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 522 | |
Simon Glass | 034e226 | 2017-07-04 13:31:25 -0600 | [diff] [blame] | 523 | memset(priv, '\0', sizeof(struct sunxi_mmc_priv)); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 524 | |
| 525 | cfg->name = "SUNXI SD/MMC"; |
| 526 | cfg->ops = &sunxi_mmc_ops; |
| 527 | |
| 528 | cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34; |
| 529 | cfg->host_caps = MMC_MODE_4BIT; |
Icenowy Zheng | 42956f1 | 2018-07-21 16:20:29 +0800 | [diff] [blame] | 530 | #if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I_H6) |
Siarhei Siamashka | d96ebc4 | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 531 | if (sdc_no == 2) |
| 532 | cfg->host_caps = MMC_MODE_8BIT; |
| 533 | #endif |
Rob Herring | 5a20397 | 2015-03-23 17:56:59 -0500 | [diff] [blame] | 534 | cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 535 | cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
| 536 | |
| 537 | cfg->f_min = 400000; |
| 538 | cfg->f_max = 52000000; |
| 539 | |
Hans de Goede | 967325f | 2014-10-31 16:55:02 +0100 | [diff] [blame] | 540 | if (mmc_resource_init(sdc_no) != 0) |
| 541 | return NULL; |
| 542 | |
Simon Glass | ec73d96 | 2017-07-04 13:31:26 -0600 | [diff] [blame] | 543 | /* config ahb clock */ |
| 544 | debug("init mmc %d clock and io\n", sdc_no); |
Icenowy Zheng | 42956f1 | 2018-07-21 16:20:29 +0800 | [diff] [blame] | 545 | #if !defined(CONFIG_MACH_SUN50I_H6) |
Simon Glass | ec73d96 | 2017-07-04 13:31:26 -0600 | [diff] [blame] | 546 | setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MMC(sdc_no)); |
| 547 | |
| 548 | #ifdef CONFIG_SUNXI_GEN_SUN6I |
| 549 | /* unassert reset */ |
| 550 | setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MMC(sdc_no)); |
| 551 | #endif |
| 552 | #if defined(CONFIG_MACH_SUN9I) |
| 553 | /* sun9i has a mmc-common module, also set the gate and reset there */ |
| 554 | writel(SUNXI_MMC_COMMON_CLK_GATE | SUNXI_MMC_COMMON_RESET, |
| 555 | SUNXI_MMC_COMMON_BASE + 4 * sdc_no); |
| 556 | #endif |
Icenowy Zheng | 42956f1 | 2018-07-21 16:20:29 +0800 | [diff] [blame] | 557 | #else /* CONFIG_MACH_SUN50I_H6 */ |
| 558 | setbits_le32(&ccm->sd_gate_reset, 1 << sdc_no); |
| 559 | /* unassert reset */ |
| 560 | setbits_le32(&ccm->sd_gate_reset, 1 << (RESET_SHIFT + sdc_no)); |
| 561 | #endif |
Simon Glass | ec73d96 | 2017-07-04 13:31:26 -0600 | [diff] [blame] | 562 | ret = mmc_set_mod_clk(priv, 24000000); |
| 563 | if (ret) |
| 564 | return NULL; |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 565 | |
Maxime Ripard | ead3697 | 2017-08-23 13:41:33 +0200 | [diff] [blame] | 566 | return mmc_create(cfg, priv); |
Ian Campbell | e24ea55 | 2014-05-05 14:42:31 +0100 | [diff] [blame] | 567 | } |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 568 | #else |
| 569 | |
| 570 | static int sunxi_mmc_set_ios(struct udevice *dev) |
| 571 | { |
| 572 | struct sunxi_mmc_plat *plat = dev_get_platdata(dev); |
| 573 | struct sunxi_mmc_priv *priv = dev_get_priv(dev); |
| 574 | |
| 575 | return sunxi_mmc_set_ios_common(priv, &plat->mmc); |
| 576 | } |
| 577 | |
| 578 | static int sunxi_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, |
| 579 | struct mmc_data *data) |
| 580 | { |
| 581 | struct sunxi_mmc_plat *plat = dev_get_platdata(dev); |
| 582 | struct sunxi_mmc_priv *priv = dev_get_priv(dev); |
| 583 | |
| 584 | return sunxi_mmc_send_cmd_common(priv, &plat->mmc, cmd, data); |
| 585 | } |
| 586 | |
| 587 | static int sunxi_mmc_getcd(struct udevice *dev) |
| 588 | { |
| 589 | struct sunxi_mmc_priv *priv = dev_get_priv(dev); |
| 590 | |
Heinrich Schuchardt | 8be4e61 | 2018-02-01 23:39:19 +0100 | [diff] [blame] | 591 | if (dm_gpio_is_valid(&priv->cd_gpio)) { |
| 592 | int cd_state = dm_gpio_get_value(&priv->cd_gpio); |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 593 | |
Heinrich Schuchardt | 8be4e61 | 2018-02-01 23:39:19 +0100 | [diff] [blame] | 594 | return cd_state ^ priv->cd_inverted; |
| 595 | } |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 596 | return 1; |
| 597 | } |
| 598 | |
| 599 | static const struct dm_mmc_ops sunxi_mmc_ops = { |
| 600 | .send_cmd = sunxi_mmc_send_cmd, |
| 601 | .set_ios = sunxi_mmc_set_ios, |
| 602 | .get_cd = sunxi_mmc_getcd, |
| 603 | }; |
| 604 | |
| 605 | static int sunxi_mmc_probe(struct udevice *dev) |
| 606 | { |
| 607 | struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); |
| 608 | struct sunxi_mmc_plat *plat = dev_get_platdata(dev); |
| 609 | struct sunxi_mmc_priv *priv = dev_get_priv(dev); |
| 610 | struct mmc_config *cfg = &plat->cfg; |
| 611 | struct ofnode_phandle_args args; |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 612 | u32 *gate_reg, *ccu_reg; |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 613 | int bus_width, ret; |
| 614 | |
| 615 | cfg->name = dev->name; |
| 616 | bus_width = dev_read_u32_default(dev, "bus-width", 1); |
| 617 | |
| 618 | cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34; |
| 619 | cfg->host_caps = 0; |
| 620 | if (bus_width == 8) |
| 621 | cfg->host_caps |= MMC_MODE_8BIT; |
| 622 | if (bus_width >= 4) |
| 623 | cfg->host_caps |= MMC_MODE_4BIT; |
| 624 | cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; |
| 625 | cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
| 626 | |
| 627 | cfg->f_min = 400000; |
| 628 | cfg->f_max = 52000000; |
| 629 | |
| 630 | priv->reg = (void *)dev_read_addr(dev); |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 631 | priv->variant = |
| 632 | (const struct sunxi_mmc_variant *)dev_get_driver_data(dev); |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 633 | |
| 634 | /* We don't have a sunxi clock driver so find the clock address here */ |
| 635 | ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0, |
| 636 | 1, &args); |
| 637 | if (ret) |
| 638 | return ret; |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 639 | ccu_reg = (u32 *)ofnode_get_addr(args.node); |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 640 | |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 641 | priv->mmc_no = ((uintptr_t)priv->reg - SUNXI_MMC0_BASE) / 0x1000; |
| 642 | priv->mclkreg = (void *)ccu_reg + |
| 643 | (priv->variant->mclk_offset + (priv->mmc_no * 4)); |
| 644 | gate_reg = (void *)ccu_reg + priv->variant->gate_offset; |
| 645 | setbits_le32(gate_reg, BIT(AHB_GATE_OFFSET_MMC(priv->mmc_no))); |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 646 | |
| 647 | ret = mmc_set_mod_clk(priv, 24000000); |
| 648 | if (ret) |
| 649 | return ret; |
| 650 | |
| 651 | /* This GPIO is optional */ |
| 652 | if (!gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, |
| 653 | GPIOD_IS_IN)) { |
| 654 | int cd_pin = gpio_get_number(&priv->cd_gpio); |
| 655 | |
| 656 | sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP); |
| 657 | } |
| 658 | |
Heinrich Schuchardt | 8be4e61 | 2018-02-01 23:39:19 +0100 | [diff] [blame] | 659 | /* Check if card detect is inverted */ |
| 660 | priv->cd_inverted = dev_read_bool(dev, "cd-inverted"); |
| 661 | |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 662 | upriv->mmc = &plat->mmc; |
| 663 | |
| 664 | /* Reset controller */ |
| 665 | writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl); |
| 666 | udelay(1000); |
| 667 | |
| 668 | return 0; |
| 669 | } |
| 670 | |
| 671 | static int sunxi_mmc_bind(struct udevice *dev) |
| 672 | { |
| 673 | struct sunxi_mmc_plat *plat = dev_get_platdata(dev); |
| 674 | |
| 675 | return mmc_bind(dev, &plat->mmc, &plat->cfg); |
| 676 | } |
| 677 | |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 678 | static const struct sunxi_mmc_variant sun4i_a10_variant = { |
| 679 | .gate_offset = 0x60, |
| 680 | .mclk_offset = 0x88, |
| 681 | }; |
| 682 | |
Jagan Teki | 3c8c7da | 2019-01-21 16:01:12 +0530 | [diff] [blame^] | 683 | static const struct sunxi_mmc_variant sun9i_a80_variant = { |
| 684 | .mclk_offset = 0x410, |
| 685 | }; |
| 686 | |
Jagan Teki | 9e23338 | 2019-01-29 15:54:12 +0000 | [diff] [blame] | 687 | static const struct sunxi_mmc_variant sun50i_h6_variant = { |
| 688 | .mclk_offset = 0x830, |
| 689 | }; |
| 690 | |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 691 | static const struct udevice_id sunxi_mmc_ids[] = { |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 692 | { |
| 693 | .compatible = "allwinner,sun4i-a10-mmc", |
| 694 | .data = (ulong)&sun4i_a10_variant, |
| 695 | }, |
| 696 | { |
| 697 | .compatible = "allwinner,sun5i-a13-mmc", |
| 698 | .data = (ulong)&sun4i_a10_variant, |
| 699 | }, |
| 700 | { |
| 701 | .compatible = "allwinner,sun7i-a20-mmc", |
| 702 | .data = (ulong)&sun4i_a10_variant, |
| 703 | }, |
Jagan Teki | a1925a6 | 2019-01-29 15:54:11 +0000 | [diff] [blame] | 704 | { |
| 705 | .compatible = "allwinner,sun8i-a83t-emmc", |
| 706 | .data = (ulong)&sun4i_a10_variant, |
| 707 | }, |
| 708 | { |
Jagan Teki | 3c8c7da | 2019-01-21 16:01:12 +0530 | [diff] [blame^] | 709 | .compatible = "allwinner,sun9i-a80-mmc", |
| 710 | .data = (ulong)&sun9i_a80_variant, |
| 711 | }, |
| 712 | { |
Jagan Teki | a1925a6 | 2019-01-29 15:54:11 +0000 | [diff] [blame] | 713 | .compatible = "allwinner,sun50i-a64-mmc", |
| 714 | .data = (ulong)&sun4i_a10_variant, |
| 715 | }, |
| 716 | { |
| 717 | .compatible = "allwinner,sun50i-a64-emmc", |
| 718 | .data = (ulong)&sun4i_a10_variant, |
| 719 | }, |
Jagan Teki | 9e23338 | 2019-01-29 15:54:12 +0000 | [diff] [blame] | 720 | { |
| 721 | .compatible = "allwinner,sun50i-h6-mmc", |
| 722 | .data = (ulong)&sun50i_h6_variant, |
| 723 | }, |
| 724 | { |
| 725 | .compatible = "allwinner,sun50i-h6-emmc", |
| 726 | .data = (ulong)&sun50i_h6_variant, |
| 727 | }, |
Jagan Teki | e8f37f4 | 2019-01-09 16:58:39 +0530 | [diff] [blame] | 728 | { /* sentinel */ } |
Simon Glass | dd27918 | 2017-07-04 13:31:27 -0600 | [diff] [blame] | 729 | }; |
| 730 | |
| 731 | U_BOOT_DRIVER(sunxi_mmc_drv) = { |
| 732 | .name = "sunxi_mmc", |
| 733 | .id = UCLASS_MMC, |
| 734 | .of_match = sunxi_mmc_ids, |
| 735 | .bind = sunxi_mmc_bind, |
| 736 | .probe = sunxi_mmc_probe, |
| 737 | .ops = &sunxi_mmc_ops, |
| 738 | .platdata_auto_alloc_size = sizeof(struct sunxi_mmc_plat), |
| 739 | .priv_auto_alloc_size = sizeof(struct sunxi_mmc_priv), |
| 740 | }; |
| 741 | #endif |