blob: edb771e33c7a3aa59987a1bcc9acfdf3428b3d96 [file] [log] [blame]
Wolfgang Denk6cb142f2006-03-12 02:12:27 +01001/*
2 * U-boot - cpu.c CPU specific functions
3 *
Aubrey Li155fd762007-04-05 18:31:18 +08004 * Copyright (c) 2005-2007 Analog Devices Inc.
Wolfgang Denk6cb142f2006-03-12 02:12:27 +01005 *
6 * (C) Copyright 2000-2004
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
Aubrey Li155fd762007-04-05 18:31:18 +080024 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
25 * MA 02110-1301 USA
Wolfgang Denk6cb142f2006-03-12 02:12:27 +010026 */
27
28#include <common.h>
29#include <asm/blackfin.h>
30#include <command.h>
31#include <asm/entry.h>
Aubrey.Li3f0606a2007-03-09 13:38:44 +080032#include <asm/cplb.h>
Aubrey Li8440bb12007-03-12 00:25:14 +080033#include <asm/io.h>
Wolfgang Denk6cb142f2006-03-12 02:12:27 +010034
Wolfgang Denk6cb142f2006-03-12 02:12:27 +010035#define CACHE_ON 1
36#define CACHE_OFF 0
37
Aubrey.Li3f0606a2007-03-09 13:38:44 +080038extern unsigned int icplb_table[page_descriptor_table_size][2];
39extern unsigned int dcplb_table[page_descriptor_table_size][2];
Wolfgang Denk6cb142f2006-03-12 02:12:27 +010040
Aubrey.Li3f0606a2007-03-09 13:38:44 +080041int do_reset(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
42{
Mike Frysingerd4d77302008-02-04 19:26:55 -050043 __asm__ __volatile__("cli r3;" "P0 = %0;" "JUMP (P0);"::"r"(L1_INST_SRAM)
Aubrey.Li3f0606a2007-03-09 13:38:44 +080044 );
Wolfgang Denk6cb142f2006-03-12 02:12:27 +010045
46 return 0;
47}
48
49/* These functions are just used to satisfy the linker */
50int cpu_init(void)
51{
52 return 0;
53}
54
55int cleanup_before_linux(void)
56{
57 return 0;
58}
59
60void icache_enable(void)
61{
Aubrey.Li3f0606a2007-03-09 13:38:44 +080062 unsigned int *I0, *I1;
63 int i, j = 0;
Wolfgang Denk6cb142f2006-03-12 02:12:27 +010064
Aubrey.Li3f0606a2007-03-09 13:38:44 +080065 /* Before enable icache, disable it first */
66 icache_disable();
Wolfgang Denk6cb142f2006-03-12 02:12:27 +010067 I0 = (unsigned int *)ICPLB_ADDR0;
68 I1 = (unsigned int *)ICPLB_DATA0;
Wolfgang Denk8e7b7032006-03-12 02:55:22 +010069
Aubrey.Li3f0606a2007-03-09 13:38:44 +080070 /* make sure the locked ones go in first */
71 for (i = 0; i < page_descriptor_table_size; i++) {
72 if (CPLB_LOCK & icplb_table[i][1]) {
Aubrey Li8440bb12007-03-12 00:25:14 +080073 debug("adding %02i %02i 0x%08x 0x%08x\n", i, j,
Aubrey.Li3f0606a2007-03-09 13:38:44 +080074 icplb_table[i][0], icplb_table[i][1]);
75 *I0++ = icplb_table[i][0];
76 *I1++ = icplb_table[i][1];
77 j++;
Wolfgang Denk6cb142f2006-03-12 02:12:27 +010078 }
Aubrey.Li3f0606a2007-03-09 13:38:44 +080079 }
80
81 for (i = 0; i < page_descriptor_table_size; i++) {
82 if (!(CPLB_LOCK & icplb_table[i][1])) {
Aubrey Li8440bb12007-03-12 00:25:14 +080083 debug("adding %02i %02i 0x%08x 0x%08x\n", i, j,
Aubrey.Li3f0606a2007-03-09 13:38:44 +080084 icplb_table[i][0], icplb_table[i][1]);
85 *I0++ = icplb_table[i][0];
86 *I1++ = icplb_table[i][1];
87 j++;
88 if (j == 16) {
89 break;
90 }
91 }
92 }
93
94 /* Fill the rest with invalid entry */
95 if (j <= 15) {
Aubrey Li7b7e30a2007-04-05 18:33:04 +080096 for (; j < 16; j++) {
Aubrey Li8440bb12007-03-12 00:25:14 +080097 debug("filling %i with 0", j);
Aubrey.Li3f0606a2007-03-09 13:38:44 +080098 *I1++ = 0x0;
99 }
100
101 }
102
Mike Frysingerd4d77302008-02-04 19:26:55 -0500103 SSYNC();
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800104 asm(" .align 8; ");
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100105 *(unsigned int *)IMEM_CONTROL = IMC | ENICPLB;
Mike Frysingerd4d77302008-02-04 19:26:55 -0500106 SSYNC();
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100107}
108
109void icache_disable(void)
110{
Mike Frysingerd4d77302008-02-04 19:26:55 -0500111 SSYNC();
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800112 asm(" .align 8; ");
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100113 *(unsigned int *)IMEM_CONTROL &= ~(IMC | ENICPLB);
Mike Frysingerd4d77302008-02-04 19:26:55 -0500114 SSYNC();
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100115}
116
117int icache_status(void)
118{
119 unsigned int value;
120 value = *(unsigned int *)IMEM_CONTROL;
121
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800122 if (value & (IMC | ENICPLB))
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100123 return CACHE_ON;
124 else
125 return CACHE_OFF;
126}
127
128void dcache_enable(void)
129{
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800130 unsigned int *I0, *I1;
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100131 unsigned int temp;
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800132 int i, j = 0;
133
134 /* Before enable dcache, disable it first */
135 dcache_disable();
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100136 I0 = (unsigned int *)DCPLB_ADDR0;
137 I1 = (unsigned int *)DCPLB_DATA0;
138
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800139 /* make sure the locked ones go in first */
140 for (i = 0; i < page_descriptor_table_size; i++) {
141 if (CPLB_LOCK & dcplb_table[i][1]) {
Aubrey Li8440bb12007-03-12 00:25:14 +0800142 debug("adding %02i %02i 0x%08x 0x%08x\n", i, j,
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800143 dcplb_table[i][0], dcplb_table[i][1]);
144 *I0++ = dcplb_table[i][0];
145 *I1++ = dcplb_table[i][1];
146 j++;
147 } else {
Aubrey Li8440bb12007-03-12 00:25:14 +0800148 debug("skip %02i %02i 0x%08x 0x%08x\n", i, j,
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800149 dcplb_table[i][0], dcplb_table[i][1]);
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100150 }
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800151 }
152
153 for (i = 0; i < page_descriptor_table_size; i++) {
154 if (!(CPLB_LOCK & dcplb_table[i][1])) {
Aubrey Li8440bb12007-03-12 00:25:14 +0800155 debug("adding %02i %02i 0x%08x 0x%08x\n", i, j,
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800156 dcplb_table[i][0], dcplb_table[i][1]);
157 *I0++ = dcplb_table[i][0];
158 *I1++ = dcplb_table[i][1];
159 j++;
160 if (j == 16) {
161 break;
162 }
163 }
164 }
165
166 /* Fill the rest with invalid entry */
167 if (j <= 15) {
Aubrey Li7b7e30a2007-04-05 18:33:04 +0800168 for (; j < 16; j++) {
Aubrey Li8440bb12007-03-12 00:25:14 +0800169 debug("filling %i with 0", j);
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800170 *I1++ = 0x0;
171 }
172 }
173
Wolfgang Denk8e7b7032006-03-12 02:55:22 +0100174 temp = *(unsigned int *)DMEM_CONTROL;
Mike Frysingerd4d77302008-02-04 19:26:55 -0500175 SSYNC();
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800176 asm(" .align 8; ");
177 *(unsigned int *)DMEM_CONTROL =
178 ACACHE_BCACHE | ENDCPLB | PORT_PREF0 | temp;
Mike Frysingerd4d77302008-02-04 19:26:55 -0500179 SSYNC();
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100180}
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100181
182void dcache_disable(void)
183{
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800184 unsigned int *I0, *I1;
185 int i;
186
Mike Frysingerd4d77302008-02-04 19:26:55 -0500187 SSYNC();
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800188 asm(" .align 8; ");
189 *(unsigned int *)DMEM_CONTROL &=
190 ~(ACACHE_BCACHE | ENDCPLB | PORT_PREF0);
Mike Frysingerd4d77302008-02-04 19:26:55 -0500191 SSYNC();
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800192
193 /* after disable dcache,
194 * clear it so we don't confuse the next application
195 */
196 I0 = (unsigned int *)DCPLB_ADDR0;
197 I1 = (unsigned int *)DCPLB_DATA0;
198
199 for (i = 0; i < 16; i++) {
200 *I0++ = 0x0;
201 *I1++ = 0x0;
202 }
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100203}
204
205int dcache_status(void)
206{
207 unsigned int value;
208 value = *(unsigned int *)DMEM_CONTROL;
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800209 if (value & (ENDCPLB))
Wolfgang Denk6cb142f2006-03-12 02:12:27 +0100210 return CACHE_ON;
211 else
212 return CACHE_OFF;
213}