wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 1 | /* |
Wolfgang Denk | cd0402a | 2010-11-20 15:07:45 +0100 | [diff] [blame] | 2 | * (C) Copyright 2000-2010 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * Pantelis Antoniou, Intracom S.A., panto@intracom.gr |
| 10 | * U-Boot port on NetVia board |
| 11 | */ |
| 12 | |
| 13 | #ifndef __CONFIG_H |
| 14 | #define __CONFIG_H |
| 15 | |
| 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | * (easy to change) |
| 19 | */ |
| 20 | |
| 21 | #define CONFIG_MPC850 1 /* This is a MPC850 CPU */ |
| 22 | #define CONFIG_NETVIA 1 /* ...on a NetVia board */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 23 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 24 | #define CONFIG_SYS_TEXT_BASE 0x40000000 |
| 25 | |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 26 | #if !defined(CONFIG_NETVIA_VERSION) || CONFIG_NETVIA_VERSION == 1 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 27 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
| 28 | #undef CONFIG_8xx_CONS_SMC2 |
| 29 | #undef CONFIG_8xx_CONS_NONE |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 30 | #else |
| 31 | #define CONFIG_8xx_CONS_NONE |
| 32 | #define CONFIG_MAX3100_SERIAL |
| 33 | #endif |
| 34 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 35 | #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */ |
| 36 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 37 | #define CONFIG_XIN 10000000 |
| 38 | #define CONFIG_8xx_GCLK_FREQ 80000000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 39 | |
| 40 | #if 0 |
| 41 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 42 | #else |
| 43 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 44 | #endif |
| 45 | |
| 46 | #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */ |
| 47 | |
Wolfgang Denk | 32bf3d1 | 2008-03-03 12:16:44 +0100 | [diff] [blame] | 48 | #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 49 | |
| 50 | #undef CONFIG_BOOTARGS |
| 51 | #define CONFIG_BOOTCOMMAND \ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 52 | "tftpboot; " \ |
| 53 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 54 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 55 | "bootm" |
| 56 | |
| 57 | #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 58 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 59 | |
| 60 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 61 | |
| 62 | #define CONFIG_STATUS_LED 1 /* Status LED enabled */ |
| 63 | |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 64 | #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2 |
| 65 | #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */ |
| 66 | #endif |
| 67 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 68 | #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */ |
| 69 | |
Jon Loeliger | 7be044e | 2007-07-09 21:24:19 -0500 | [diff] [blame] | 70 | /* |
| 71 | * BOOTP options |
| 72 | */ |
| 73 | #define CONFIG_BOOTP_SUBNETMASK |
| 74 | #define CONFIG_BOOTP_GATEWAY |
| 75 | #define CONFIG_BOOTP_HOSTNAME |
| 76 | #define CONFIG_BOOTP_BOOTPATH |
| 77 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 78 | #define CONFIG_BOOTP_NISDOMAIN |
| 79 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 80 | |
| 81 | #undef CONFIG_MAC_PARTITION |
| 82 | #undef CONFIG_DOS_PARTITION |
| 83 | |
| 84 | #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */ |
| 85 | |
Jon Loeliger | e18a106 | 2007-07-08 14:21:43 -0500 | [diff] [blame] | 86 | |
| 87 | /* |
| 88 | * Command line configuration. |
| 89 | */ |
| 90 | #include <config_cmd_default.h> |
| 91 | |
| 92 | #define CONFIG_CMD_DHCP |
| 93 | #define CONFIG_CMD_PING |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 94 | |
| 95 | #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2 |
Wolfgang Denk | 7640f41 | 2009-07-19 19:37:24 +0200 | [diff] [blame] | 96 | /* #define CONFIG_CMD_NAND */ /* disabled */ |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 97 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 98 | |
Jon Loeliger | e18a106 | 2007-07-08 14:21:43 -0500 | [diff] [blame] | 99 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 100 | #define CONFIG_BOARD_EARLY_INIT_F 1 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 101 | #define CONFIG_MISC_INIT_R |
| 102 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 103 | /* |
| 104 | * Miscellaneous configurable options |
| 105 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 107 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | e18a106 | 2007-07-08 14:21:43 -0500 | [diff] [blame] | 108 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 110 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 112 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 114 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 115 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 116 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */ |
| 118 | #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 119 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 121 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 123 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 124 | /* |
| 125 | * Low Level Configuration Settings |
| 126 | * (address mappings, register initial values, etc.) |
| 127 | * You should know what you are doing if you make changes here. |
| 128 | */ |
| 129 | /*----------------------------------------------------------------------- |
| 130 | * Internal Memory Mapped Register |
| 131 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_IMMR 0xFF000000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 133 | |
| 134 | /*----------------------------------------------------------------------- |
| 135 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 136 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 141 | |
| 142 | /*----------------------------------------------------------------------- |
| 143 | * Start addresses for the final memory configuration |
| 144 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 146 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 148 | #define CONFIG_SYS_FLASH_BASE 0x40000000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 149 | #if defined(DEBUG) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 151 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 153 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 155 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 156 | |
| 157 | /* |
| 158 | * For booting Linux, the board info and command line data |
| 159 | * have to be in the first 8 MB of memory, since this is |
| 160 | * the maximum mapped by the Linux kernel during initialization. |
| 161 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 163 | |
| 164 | /*----------------------------------------------------------------------- |
| 165 | * FLASH organization |
| 166 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 168 | #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 169 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 171 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 172 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 173 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 174 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x60000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 177 | #define CONFIG_ENV_SIZE 0x4000 |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 178 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + 0x70000) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 180 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 181 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 182 | /*----------------------------------------------------------------------- |
| 183 | * Cache Configuration |
| 184 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | e18a106 | 2007-07-08 14:21:43 -0500 | [diff] [blame] | 186 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 188 | #endif |
| 189 | |
| 190 | /*----------------------------------------------------------------------- |
| 191 | * SYPCR - System Protection Control 11-9 |
| 192 | * SYPCR can only be written once after reset! |
| 193 | *----------------------------------------------------------------------- |
| 194 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 195 | */ |
| 196 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 198 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 199 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 201 | #endif |
| 202 | |
| 203 | /*----------------------------------------------------------------------- |
| 204 | * SIUMCR - SIU Module Configuration 11-6 |
| 205 | *----------------------------------------------------------------------- |
| 206 | * PCMCIA config., multi-function pin tri-state |
| 207 | */ |
| 208 | #ifndef CONFIG_CAN_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 210 | #else /* we must activate GPL5 in the SIUMCR for CAN */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 212 | #endif /* CONFIG_CAN_DRIVER */ |
| 213 | |
| 214 | /*----------------------------------------------------------------------- |
| 215 | * TBSCR - Time Base Status and Control 11-26 |
| 216 | *----------------------------------------------------------------------- |
| 217 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 218 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 220 | |
| 221 | /*----------------------------------------------------------------------- |
| 222 | * RTCSC - Real-Time Clock Status and Control Register 11-27 |
| 223 | *----------------------------------------------------------------------- |
| 224 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 226 | |
| 227 | /*----------------------------------------------------------------------- |
| 228 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 229 | *----------------------------------------------------------------------- |
| 230 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 231 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 233 | |
| 234 | /*----------------------------------------------------------------------- |
| 235 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 236 | *----------------------------------------------------------------------- |
| 237 | * Reset PLL lock status sticky bit, timer expired status bit and timer |
| 238 | * interrupt status bit |
| 239 | * |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 240 | * |
| 241 | *----------------------------------------------------------------------- |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 242 | * SCCR - System Clock and reset Control Register 15-27 |
| 243 | *----------------------------------------------------------------------- |
| 244 | * Set clock output, timebase and RTC source and divider, |
| 245 | * power management and some other internal clocks |
| 246 | */ |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 247 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 248 | #define SCCR_MASK SCCR_EBDF11 |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 249 | |
| 250 | #if CONFIG_8xx_GCLK_FREQ == 50000000 |
| 251 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_PLPRCR ( ((5 - 1) << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST) |
| 253 | #define CONFIG_SYS_SCCR (SCCR_TBS | \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 254 | SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
| 255 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 256 | SCCR_DFALCD00) |
| 257 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 258 | #elif CONFIG_8xx_GCLK_FREQ == 80000000 |
| 259 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | #define CONFIG_SYS_PLPRCR ( ((8 - 1) << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST) |
| 261 | #define CONFIG_SYS_SCCR (SCCR_TBS | \ |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 262 | SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
| 263 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 264 | SCCR_DFALCD00 | SCCR_EBDF01) |
| 265 | |
| 266 | #endif |
| 267 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 268 | /*----------------------------------------------------------------------- |
| 269 | * |
| 270 | *----------------------------------------------------------------------- |
| 271 | * |
| 272 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 273 | /*#define CONFIG_SYS_DER 0x2002000F*/ |
| 274 | #define CONFIG_SYS_DER 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 275 | |
| 276 | /* |
| 277 | * Init Memory Controller: |
| 278 | * |
| 279 | * BR0/1 and OR0/1 (FLASH) |
| 280 | */ |
| 281 | |
| 282 | #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */ |
| 283 | |
| 284 | /* used to re-map FLASH both when starting from SRAM or FLASH: |
| 285 | * restrict access enough to keep SRAM working (if any) |
| 286 | * but not too much to meddle with FLASH accesses |
| 287 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 288 | #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */ |
| 289 | #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 290 | |
| 291 | /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 292 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 293 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 294 | #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 295 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 296 | #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V ) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 297 | |
| 298 | /* |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 299 | * BR3 and OR3 (SDRAM) |
| 300 | * |
| 301 | */ |
| 302 | #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */ |
| 303 | #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */ |
| 304 | |
| 305 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 306 | #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 307 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_OR3_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM) |
| 309 | #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_PS_32 | BR_V) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 310 | |
| 311 | /* |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 312 | * Memory Periodic Timer Prescaler |
| 313 | */ |
| 314 | |
| 315 | /* periodic timer for refresh */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 316 | #define CONFIG_SYS_MAMR_PTA 208 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 317 | |
| 318 | /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 319 | #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 320 | |
| 321 | /* |
| 322 | * MAMR settings for SDRAM |
| 323 | */ |
| 324 | |
| 325 | /* 9 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 327 | MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \ |
| 328 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) |
| 329 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 330 | /* Ethernet at SCC2 */ |
| 331 | #define CONFIG_SCC2_ENET |
| 332 | |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 333 | /****************************************************************/ |
| 334 | |
| 335 | #define DSP_SIZE 0x00010000 /* 64K */ |
| 336 | #define FPGA_SIZE 0x00010000 /* 64K */ |
| 337 | |
| 338 | #define DSP0_BASE 0xF1000000 |
| 339 | #define DSP1_BASE (DSP0_BASE + DSP_SIZE) |
| 340 | #define FPGA_BASE (DSP1_BASE + DSP_SIZE) |
| 341 | |
| 342 | #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2 |
| 343 | |
| 344 | #define ER_SIZE 0x00010000 /* 64K */ |
| 345 | #define ER_BASE (FPGA_BASE + FPGA_SIZE) |
| 346 | |
| 347 | #define NAND_SIZE 0x00010000 /* 64K */ |
| 348 | #define NAND_BASE (ER_BASE + ER_SIZE) |
| 349 | |
| 350 | #endif |
| 351 | |
| 352 | /****************************************************************/ |
| 353 | |
| 354 | #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2 |
| 355 | |
| 356 | #define STATUS_LED_BIT 0x00000001 /* bit 31 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 357 | #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2) |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 358 | #define STATUS_LED_STATE STATUS_LED_BLINKING |
| 359 | |
| 360 | #define STATUS_LED_BIT1 0x00000002 /* bit 30 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 361 | #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2) |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 362 | #define STATUS_LED_STATE1 STATUS_LED_OFF |
| 363 | |
| 364 | #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */ |
| 365 | #define STATUS_LED_BOOT 0 /* LED 0 used for boot status */ |
| 366 | |
| 367 | #endif |
| 368 | |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 369 | |
| 370 | /*****************************************************************************/ |
| 371 | |
| 372 | #ifndef __ASSEMBLY__ |
| 373 | |
| 374 | #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2 |
| 375 | |
| 376 | /* LEDs */ |
| 377 | |
| 378 | /* last value written to the external register; we cannot read back */ |
| 379 | extern unsigned int last_er_val; |
| 380 | |
| 381 | /* led_id_t is unsigned long mask */ |
| 382 | typedef unsigned int led_id_t; |
| 383 | |
| 384 | static inline void __led_init(led_id_t mask, int state) |
| 385 | { |
| 386 | unsigned int new_er_val; |
| 387 | |
| 388 | if (state) |
| 389 | new_er_val = last_er_val & ~mask; |
| 390 | else |
| 391 | new_er_val = last_er_val | mask; |
| 392 | |
| 393 | *(volatile unsigned int *)ER_BASE = new_er_val; |
| 394 | last_er_val = new_er_val; |
| 395 | } |
| 396 | |
| 397 | static inline void __led_toggle(led_id_t mask) |
| 398 | { |
| 399 | unsigned int new_er_val; |
| 400 | |
| 401 | new_er_val = last_er_val ^ mask; |
| 402 | *(volatile unsigned int *)ER_BASE = new_er_val; |
| 403 | last_er_val = new_er_val; |
| 404 | } |
| 405 | |
| 406 | static inline void __led_set(led_id_t mask, int state) |
| 407 | { |
| 408 | unsigned int new_er_val; |
| 409 | |
| 410 | if (state) |
| 411 | new_er_val = last_er_val & ~mask; |
| 412 | else |
| 413 | new_er_val = last_er_val | mask; |
| 414 | |
| 415 | *(volatile unsigned int *)ER_BASE = new_er_val; |
| 416 | last_er_val = new_er_val; |
| 417 | } |
| 418 | |
| 419 | /* MAX3100 console */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 420 | #define MAX3100_SPI_RXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat) |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 421 | #define MAX3100_SPI_RXD_BIT 0x00000008 |
| 422 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 423 | #define MAX3100_SPI_TXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat) |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 424 | #define MAX3100_SPI_TXD_BIT 0x00000004 |
| 425 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 426 | #define MAX3100_SPI_CLK_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat) |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 427 | #define MAX3100_SPI_CLK_BIT 0x00000002 |
| 428 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 429 | #define MAX3100_CS_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat) |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 430 | #define MAX3100_CS_BIT 0x0010 |
| 431 | |
| 432 | #endif |
| 433 | |
| 434 | #endif |
| 435 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 436 | /*************************************************************************************************/ |
wdenk | 993cad9 | 2003-06-26 22:04:09 +0000 | [diff] [blame] | 437 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 438 | #endif /* __CONFIG_H */ |