blob: 1128f5ae10ba73f5460fa21ecaffd71adf42b324 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenkdc7c9a12003-03-26 06:55:25 +00002 * linux/include/linux/mtd/nand.h
wdenke2211742002-11-02 23:30:20 +00003 *
Scott Woodc45912d2008-10-24 16:20:43 -05004 * Copyright (c) 2000 David Woodhouse <dwmw2@infradead.org>
William Juulcfa460a2007-10-31 13:53:06 +01005 * Steven J. Hill <sjhill@realitydiluted.com>
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +01006 * Thomas Gleixner <tglx@linutronix.de>
wdenke2211742002-11-02 23:30:20 +00007 *
wdenke2211742002-11-02 23:30:20 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
William Juulcfa460a2007-10-31 13:53:06 +010012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
wdenke2211742002-11-02 23:30:20 +000014 *
William Juulcfa460a2007-10-31 13:53:06 +010015 * Changelog:
16 * See git changelog.
wdenke2211742002-11-02 23:30:20 +000017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
William Juulcfa460a2007-10-31 13:53:06 +010021/* XXX U-BOOT XXX */
22#if 0
23#include <linux/wait.h>
24#include <linux/spinlock.h>
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010025#include <linux/mtd/mtd.h>
William Juulcfa460a2007-10-31 13:53:06 +010026#endif
27
28#include "config.h"
29
30#include "linux/mtd/compat.h"
31#include "linux/mtd/mtd.h"
Alessandro Rubinia47f9572008-10-31 22:33:21 +010032#include "linux/mtd/bbm.h"
William Juulcfa460a2007-10-31 13:53:06 +010033
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010034
35struct mtd_info;
36/* Scan and identify a NAND device */
37extern int nand_scan (struct mtd_info *mtd, int max_chips);
William Juulcfa460a2007-10-31 13:53:06 +010038/* Separate phases of nand_scan(), allowing board driver to intervene
39 * and override command or ECC setup according to flash type */
40extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
41extern int nand_scan_tail(struct mtd_info *mtd);
42
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010043/* Free resources held by the NAND device */
44extern void nand_release (struct mtd_info *mtd);
45
William Juulcfa460a2007-10-31 13:53:06 +010046/* Internal helper for board drivers which need to override command function */
47extern void nand_wait_ready(struct mtd_info *mtd);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010048
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010049/* This constant declares the max. oobsize / page, which
50 * is supported now. If you add a chip with bigger oobsize/page
51 * adjust this accordingly.
52 */
Stefan Roesefbdaafa2009-06-04 16:40:36 +020053#define NAND_MAX_OOBSIZE 218
William Juulcfa460a2007-10-31 13:53:06 +010054#define NAND_MAX_PAGESIZE 4096
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010055
56/*
57 * Constants for hardware specific CLE/ALE/NCE function
William Juulcfa460a2007-10-31 13:53:06 +010058 *
59 * These are bits which can be or'ed to set/clear multiple
60 * bits in one go.
61 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010062/* Select the chip by setting nCE to low */
William Juulcfa460a2007-10-31 13:53:06 +010063#define NAND_NCE 0x01
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010064/* Select the command latch by setting CLE to high */
William Juulcfa460a2007-10-31 13:53:06 +010065#define NAND_CLE 0x02
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010066/* Select the address latch by setting ALE to high */
William Juulcfa460a2007-10-31 13:53:06 +010067#define NAND_ALE 0x04
68
69#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
70#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
71#define NAND_CTRL_CHANGE 0x80
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010072
wdenke2211742002-11-02 23:30:20 +000073/*
74 * Standard NAND flash commands
75 */
76#define NAND_CMD_READ0 0
77#define NAND_CMD_READ1 1
William Juulcfa460a2007-10-31 13:53:06 +010078#define NAND_CMD_RNDOUT 5
wdenke2211742002-11-02 23:30:20 +000079#define NAND_CMD_PAGEPROG 0x10
80#define NAND_CMD_READOOB 0x50
81#define NAND_CMD_ERASE1 0x60
82#define NAND_CMD_STATUS 0x70
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010083#define NAND_CMD_STATUS_MULTI 0x71
wdenke2211742002-11-02 23:30:20 +000084#define NAND_CMD_SEQIN 0x80
William Juulcfa460a2007-10-31 13:53:06 +010085#define NAND_CMD_RNDIN 0x85
wdenke2211742002-11-02 23:30:20 +000086#define NAND_CMD_READID 0x90
Florian Fainelli1ce70842010-12-10 12:16:41 +000087#define NAND_CMD_PARAM 0xec
wdenke2211742002-11-02 23:30:20 +000088#define NAND_CMD_ERASE2 0xd0
89#define NAND_CMD_RESET 0xff
90
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010091/* Extended commands for large page devices */
92#define NAND_CMD_READSTART 0x30
William Juulcfa460a2007-10-31 13:53:06 +010093#define NAND_CMD_RNDOUTSTART 0xE0
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010094#define NAND_CMD_CACHEDPROG 0x15
95
William Juulcfa460a2007-10-31 13:53:06 +010096/* Extended commands for AG-AND device */
97/*
98 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
99 * there is no way to distinguish that from NAND_CMD_READ0
100 * until the remaining sequence of commands has been completed
101 * so add a high order bit and mask it off in the command.
102 */
103#define NAND_CMD_DEPLETE1 0x100
104#define NAND_CMD_DEPLETE2 0x38
105#define NAND_CMD_STATUS_MULTI 0x71
106#define NAND_CMD_STATUS_ERROR 0x72
107/* multi-bank error status (banks 0-3) */
108#define NAND_CMD_STATUS_ERROR0 0x73
109#define NAND_CMD_STATUS_ERROR1 0x74
110#define NAND_CMD_STATUS_ERROR2 0x75
111#define NAND_CMD_STATUS_ERROR3 0x76
112#define NAND_CMD_STATUS_RESET 0x7f
113#define NAND_CMD_STATUS_CLEAR 0xff
114
115#define NAND_CMD_NONE -1
116
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100117/* Status bits */
118#define NAND_STATUS_FAIL 0x01
119#define NAND_STATUS_FAIL_N1 0x02
120#define NAND_STATUS_TRUE_READY 0x20
121#define NAND_STATUS_READY 0x40
122#define NAND_STATUS_WP 0x80
123
wdenke2211742002-11-02 23:30:20 +0000124/*
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100125 * Constants for ECC_MODES
126 */
William Juulcfa460a2007-10-31 13:53:06 +0100127typedef enum {
128 NAND_ECC_NONE,
129 NAND_ECC_SOFT,
130 NAND_ECC_HW,
131 NAND_ECC_HW_SYNDROME,
Sandeep Paulrajf83b7f92009-08-10 13:27:56 -0400132 NAND_ECC_HW_OOB_FIRST,
William Juulcfa460a2007-10-31 13:53:06 +0100133} nand_ecc_modes_t;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100134
135/*
136 * Constants for Hardware ECC
William Juulcfa460a2007-10-31 13:53:06 +0100137 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100138/* Reset Hardware ECC for read */
139#define NAND_ECC_READ 0
140/* Reset Hardware ECC for write */
141#define NAND_ECC_WRITE 1
142/* Enable Hardware ECC before syndrom is read back from flash */
143#define NAND_ECC_READSYN 2
144
William Juulcfa460a2007-10-31 13:53:06 +0100145/* Bit mask for flags passed to do_nand_read_ecc */
146#define NAND_GET_DEVICE 0x80
147
148
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100149/* Option constants for bizarre disfunctionality and real
150* features
151*/
152/* Chip can not auto increment pages */
153#define NAND_NO_AUTOINCR 0x00000001
154/* Buswitdh is 16 bit */
155#define NAND_BUSWIDTH_16 0x00000002
156/* Device supports partial programming without padding */
157#define NAND_NO_PADDING 0x00000004
158/* Chip has cache program function */
159#define NAND_CACHEPRG 0x00000008
160/* Chip has copy back function */
161#define NAND_COPYBACK 0x00000010
162/* AND Chip which has 4 banks and a confusing page / block
163 * assignment. See Renesas datasheet for further information */
164#define NAND_IS_AND 0x00000020
165/* Chip has a array of 4 pages which can be read without
166 * additional ready /busy waits */
167#define NAND_4PAGE_ARRAY 0x00000040
William Juulcfa460a2007-10-31 13:53:06 +0100168/* Chip requires that BBT is periodically rewritten to prevent
169 * bits from adjacent blocks from 'leaking' in altering data.
170 * This happens with the Renesas AG-AND chips, possibly others. */
171#define BBT_AUTO_REFRESH 0x00000080
172/* Chip does not require ready check on read. True
173 * for all large page devices, as they do not support
174 * autoincrement.*/
175#define NAND_NO_READRDY 0x00000100
176/* Chip does not allow subpage writes */
177#define NAND_NO_SUBPAGE_WRITE 0x00000200
178
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100179
180/* Options valid for Samsung large page devices */
181#define NAND_SAMSUNG_LP_OPTIONS \
182 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
183
184/* Macros to identify the above */
185#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
186#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
187#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
188#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
Scott Woodc45912d2008-10-24 16:20:43 -0500189/* Large page NAND with SOFT_ECC should support subpage reads */
190#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
191 && (chip->page_shift > 9))
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100192
193/* Mask to zero out the chip options, which come from the id table */
194#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
195
196/* Non chip related options */
197/* Use a flash based bad block table. This option is passed to the
198 * default bad block table function. */
199#define NAND_USE_FLASH_BBT 0x00010000
William Juulcfa460a2007-10-31 13:53:06 +0100200/* This option skips the bbt scan during initialization. */
201#define NAND_SKIP_BBTSCAN 0x00020000
202/* This option is defined if the board driver allocates its own buffers
203 (e.g. because it needs them DMA-coherent */
204#define NAND_OWN_BUFFERS 0x00040000
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100205/* Options set by nand scan */
Ilya Yanok13f0fd92008-06-30 15:34:40 +0200206/* bbt has already been read */
207#define NAND_BBT_SCANNED 0x40000000
William Juulcfa460a2007-10-31 13:53:06 +0100208/* Nand scan has allocated controller struct */
209#define NAND_CONTROLLER_ALLOC 0x80000000
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100210
William Juulcfa460a2007-10-31 13:53:06 +0100211/* Cell info constants */
212#define NAND_CI_CHIPNR_MSK 0x03
213#define NAND_CI_CELLTYPE_MSK 0x0C
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100214
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100215/* Keep gcc happy */
216struct nand_chip;
wdenkdc7c9a12003-03-26 06:55:25 +0000217
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100218/**
William Juulcfa460a2007-10-31 13:53:06 +0100219 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
220 * @lock: protection lock
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100221 * @active: the mtd device which holds the controller currently
William Juulcfa460a2007-10-31 13:53:06 +0100222 * @wq: wait queue to sleep on if a NAND operation is in progress
223 * used instead of the per chip wait queue when a hw controller is available
wdenkdc7c9a12003-03-26 06:55:25 +0000224 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100225struct nand_hw_control {
William Juul5e1dae52007-11-09 13:32:30 +0100226/* XXX U-BOOT XXX */
William Juulcfa460a2007-10-31 13:53:06 +0100227#if 0
William Juul5e1dae52007-11-09 13:32:30 +0100228 spinlock_t lock;
229 wait_queue_head_t wq;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100230#endif
William Juul5e1dae52007-11-09 13:32:30 +0100231 struct nand_chip *active;
William Juulcfa460a2007-10-31 13:53:06 +0100232};
233
234/**
235 * struct nand_ecc_ctrl - Control structure for ecc
236 * @mode: ecc mode
237 * @steps: number of ecc steps per page
238 * @size: data bytes per ecc step
239 * @bytes: ecc bytes per step
240 * @total: total number of ecc bytes per page
241 * @prepad: padding information for syndrome based ecc generators
242 * @postpad: padding information for syndrome based ecc generators
243 * @layout: ECC layout control struct pointer
244 * @hwctl: function to control hardware ecc generator. Must only
245 * be provided if an hardware ECC is available
246 * @calculate: function for ecc calculation or readback from ecc hardware
247 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
248 * @read_page_raw: function to read a raw page without ECC
249 * @write_page_raw: function to write a raw page without ECC
250 * @read_page: function to read a page according to the ecc generator requirements
251 * @write_page: function to write a page according to the ecc generator requirements
252 * @read_oob: function to read chip OOB data
253 * @write_oob: function to write chip OOB data
254 */
255struct nand_ecc_ctrl {
256 nand_ecc_modes_t mode;
257 int steps;
258 int size;
259 int bytes;
260 int total;
261 int prepad;
262 int postpad;
263 struct nand_ecclayout *layout;
264 void (*hwctl)(struct mtd_info *mtd, int mode);
265 int (*calculate)(struct mtd_info *mtd,
266 const uint8_t *dat,
267 uint8_t *ecc_code);
268 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
269 uint8_t *read_ecc,
270 uint8_t *calc_ecc);
271 int (*read_page_raw)(struct mtd_info *mtd,
272 struct nand_chip *chip,
Sandeep Paulraja2c65b42009-08-10 13:27:46 -0400273 uint8_t *buf, int page);
William Juulcfa460a2007-10-31 13:53:06 +0100274 void (*write_page_raw)(struct mtd_info *mtd,
275 struct nand_chip *chip,
276 const uint8_t *buf);
277 int (*read_page)(struct mtd_info *mtd,
278 struct nand_chip *chip,
Sandeep Paulraja2c65b42009-08-10 13:27:46 -0400279 uint8_t *buf, int page);
Scott Woodc45912d2008-10-24 16:20:43 -0500280 int (*read_subpage)(struct mtd_info *mtd,
281 struct nand_chip *chip,
282 uint32_t offs, uint32_t len,
283 uint8_t *buf);
William Juulcfa460a2007-10-31 13:53:06 +0100284 void (*write_page)(struct mtd_info *mtd,
285 struct nand_chip *chip,
286 const uint8_t *buf);
287 int (*read_oob)(struct mtd_info *mtd,
288 struct nand_chip *chip,
289 int page,
290 int sndcmd);
291 int (*write_oob)(struct mtd_info *mtd,
292 struct nand_chip *chip,
293 int page);
294};
295
296/**
297 * struct nand_buffers - buffer structure for read/write
298 * @ecccalc: buffer for calculated ecc
299 * @ecccode: buffer for ecc read from flash
300 * @databuf: buffer for data - dynamically sized
301 *
302 * Do not change the order of buffers. databuf and oobrbuf must be in
303 * consecutive order.
304 */
305struct nand_buffers {
306 uint8_t ecccalc[NAND_MAX_OOBSIZE];
307 uint8_t ecccode[NAND_MAX_OOBSIZE];
308 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
309};
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100310
311/**
312 * struct nand_chip - NAND Private Flash Chip Data
313 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
314 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
315 * @read_byte: [REPLACEABLE] read one byte from the chip
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100316 * @read_word: [REPLACEABLE] read one word from the chip
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100317 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
318 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
319 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
320 * @select_chip: [REPLACEABLE] select chip nr
321 * @block_bad: [REPLACEABLE] check, if the block is bad
322 * @block_markbad: [REPLACEABLE] mark the block bad
William Juulcfa460a2007-10-31 13:53:06 +0100323 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
324 * ALE/CLE/nCE. Also used to write command and address
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100325 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
326 * If set to NULL no access to ready/busy is available and the ready/busy information
327 * is read from the chip status register
328 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
329 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
William Juulcfa460a2007-10-31 13:53:06 +0100330 * @ecc: [BOARDSPECIFIC] ecc control ctructure
331 * @buffers: buffer structure for read/write
332 * @hwcontrol: platform-specific hardware control structure
333 * @ops: oob operation operands
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100334 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
335 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100336 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100337 * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200338 * @state: [INTERN] the current state of the NAND device
William Juulcfa460a2007-10-31 13:53:06 +0100339 * @oob_poi: poison value buffer
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100340 * @page_shift: [INTERN] number of address bits in a page (column address bits)
341 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
342 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
343 * @chip_shift: [INTERN] number of address bits in one chip
William Juulcfa460a2007-10-31 13:53:06 +0100344 * @datbuf: [INTERN] internal buffer for one page + oob
345 * @oobbuf: [INTERN] oob buffer for one eraseblock
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100346 * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
347 * @data_poi: [INTERN] pointer to a data buffer
348 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
349 * special functionality. See the defines for further explanation
350 * @badblockpos: [INTERN] position of the bad block marker in the oob area
William Juulcfa460a2007-10-31 13:53:06 +0100351 * @cellinfo: [INTERN] MLC/multichip data from chip ident
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100352 * @numchips: [INTERN] number of physical chips
353 * @chipsize: [INTERN] the size of one chip for multichip arrays
354 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
355 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
William Juulcfa460a2007-10-31 13:53:06 +0100356 * @subpagesize: [INTERN] holds the subpagesize
357 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100358 * @bbt: [INTERN] bad block table pointer
359 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
360 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
361 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
William Juulcfa460a2007-10-31 13:53:06 +0100362 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
363 * which is shared among multiple independend devices
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100364 * @priv: [OPTIONAL] pointer to private chip date
William Juulcfa460a2007-10-31 13:53:06 +0100365 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
366 * (determine if errors are correctable)
367 * @write_page: [REPLACEABLE] High-level page write function
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100368 */
wdenkdc7c9a12003-03-26 06:55:25 +0000369
370struct nand_chip {
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100371 void __iomem *IO_ADDR_R;
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200372 void __iomem *IO_ADDR_W;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100373
William Juulcfa460a2007-10-31 13:53:06 +0100374 uint8_t (*read_byte)(struct mtd_info *mtd);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100375 u16 (*read_word)(struct mtd_info *mtd);
William Juulcfa460a2007-10-31 13:53:06 +0100376 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
377 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
378 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100379 void (*select_chip)(struct mtd_info *mtd, int chip);
380 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
381 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
William Juulcfa460a2007-10-31 13:53:06 +0100382 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
383 unsigned int ctrl);
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200384 int (*dev_ready)(struct mtd_info *mtd);
385 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
William Juulcfa460a2007-10-31 13:53:06 +0100386 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100387 void (*erase_cmd)(struct mtd_info *mtd, int page);
388 int (*scan_bbt)(struct mtd_info *mtd);
William Juulcfa460a2007-10-31 13:53:06 +0100389 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
390 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
391 const uint8_t *buf, int page, int cached, int raw);
392
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200393 int chip_delay;
William Juulcfa460a2007-10-31 13:53:06 +0100394 unsigned int options;
395
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200396 int page_shift;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100397 int phys_erase_shift;
398 int bbt_erase_shift;
399 int chip_shift;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100400 int numchips;
Sandeep Paulrajaaa8eec2009-10-30 13:51:23 -0400401 uint64_t chipsize;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100402 int pagemask;
403 int pagebuf;
William Juulcfa460a2007-10-31 13:53:06 +0100404 int subpagesize;
405 uint8_t cellinfo;
406 int badblockpos;
407
Kyungmin Parkd438d502008-08-13 09:11:02 +0900408 int state;
William Juulcfa460a2007-10-31 13:53:06 +0100409
410 uint8_t *oob_poi;
411 struct nand_hw_control *controller;
412 struct nand_ecclayout *ecclayout;
413
414 struct nand_ecc_ctrl ecc;
415 struct nand_buffers *buffers;
William Juul4cbb6512007-11-08 10:39:53 +0100416
William Juulcfa460a2007-10-31 13:53:06 +0100417 struct nand_hw_control hwcontrol;
418
419 struct mtd_oob_ops ops;
420
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100421 uint8_t *bbt;
422 struct nand_bbt_descr *bbt_td;
423 struct nand_bbt_descr *bbt_md;
William Juulcfa460a2007-10-31 13:53:06 +0100424
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100425 struct nand_bbt_descr *badblock_pattern;
William Juulcfa460a2007-10-31 13:53:06 +0100426
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100427 void *priv;
wdenkdc7c9a12003-03-26 06:55:25 +0000428};
429
430/*
wdenke2211742002-11-02 23:30:20 +0000431 * NAND Flash Manufacturer ID Codes
432 */
433#define NAND_MFR_TOSHIBA 0x98
434#define NAND_MFR_SAMSUNG 0xec
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100435#define NAND_MFR_FUJITSU 0x04
436#define NAND_MFR_NATIONAL 0x8f
437#define NAND_MFR_RENESAS 0x07
438#define NAND_MFR_STMICRO 0x20
William Juulcfa460a2007-10-31 13:53:06 +0100439#define NAND_MFR_HYNIX 0xad
Ulf Samuelsson7ebb4472007-05-24 12:12:47 +0200440#define NAND_MFR_MICRON 0x2c
Scott Woodc45912d2008-10-24 16:20:43 -0500441#define NAND_MFR_AMD 0x01
wdenke2211742002-11-02 23:30:20 +0000442
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100443/**
444 * struct nand_flash_dev - NAND Flash Device ID Structure
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200445 * @name: Identify the device type
446 * @id: device ID code
447 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100448 * If the pagesize is 0, then the real pagesize
449 * and the eraseize are determined from the
450 * extended id bytes in the chip
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200451 * @erasesize: Size of an erase block in the flash device.
452 * @chipsize: Total chipsize in Mega Bytes
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100453 * @options: Bitfield to store chip relevant options
wdenke2211742002-11-02 23:30:20 +0000454 */
455struct nand_flash_dev {
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100456 char *name;
457 int id;
458 unsigned long pagesize;
459 unsigned long chipsize;
wdenke2211742002-11-02 23:30:20 +0000460 unsigned long erasesize;
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100461 unsigned long options;
wdenke2211742002-11-02 23:30:20 +0000462};
463
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100464/**
465 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
466 * @name: Manufacturer name
Wolfgang Denkb9365a22006-07-21 11:56:05 +0200467 * @id: manufacturer ID code of device.
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100468*/
469struct nand_manufacturers {
470 int id;
471 char * name;
472};
473
Mike Frysinger0bdecd82010-10-20 01:15:21 +0000474extern const struct nand_flash_dev nand_flash_ids[];
475extern const struct nand_manufacturers nand_manuf_ids[];
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100476
William Juulcfa460a2007-10-31 13:53:06 +0100477extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
478extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
479extern int nand_default_bbt(struct mtd_info *mtd);
480extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
481extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
482 int allowbbt);
483extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
484 size_t * retlen, uint8_t * buf);
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100485
wdenkdc7c9a12003-03-26 06:55:25 +0000486/*
487* Constants for oob configuration
488*/
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100489#define NAND_SMALL_BADBLOCK_POS 5
490#define NAND_LARGE_BADBLOCK_POS 0
wdenkdc7c9a12003-03-26 06:55:25 +0000491
William Juulcfa460a2007-10-31 13:53:06 +0100492/**
493 * struct platform_nand_chip - chip level device structure
494 * @nr_chips: max. number of chips to scan for
495 * @chip_offset: chip number offset
496 * @nr_partitions: number of partitions pointed to by partitions (or zero)
497 * @partitions: mtd partition list
498 * @chip_delay: R/B delay value in us
499 * @options: Option flags, e.g. 16bit buswidth
500 * @ecclayout: ecc layout info structure
501 * @part_probe_types: NULL-terminated array of probe types
502 * @priv: hardware controller specific settings
503 */
504struct platform_nand_chip {
505 int nr_chips;
506 int chip_offset;
507 int nr_partitions;
508 struct mtd_partition *partitions;
509 struct nand_ecclayout *ecclayout;
510 int chip_delay;
511 unsigned int options;
512 const char **part_probe_types;
513 void *priv;
514};
515
516/**
517 * struct platform_nand_ctrl - controller level device structure
518 * @hwcontrol: platform specific hardware control structure
519 * @dev_ready: platform specific function to read ready/busy pin
520 * @select_chip: platform specific chip select function
521 * @cmd_ctrl: platform specific function for controlling
522 * ALE/CLE/nCE. Also used to write command and address
523 * @priv: private data to transport driver specific settings
524 *
525 * All fields are optional and depend on the hardware driver requirements
526 */
527struct platform_nand_ctrl {
528 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
529 int (*dev_ready)(struct mtd_info *mtd);
530 void (*select_chip)(struct mtd_info *mtd, int chip);
531 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
532 unsigned int ctrl);
533 void *priv;
534};
535
536/**
537 * struct platform_nand_data - container structure for platform-specific data
538 * @chip: chip level chip structure
539 * @ctrl: controller level device structure
540 */
541struct platform_nand_data {
542 struct platform_nand_chip chip;
543 struct platform_nand_ctrl ctrl;
544};
545
546/* Some helpers to access the data structures */
547static inline
548struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
549{
550 struct nand_chip *chip = mtd->priv;
551
552 return chip->priv;
553}
554
wdenke2211742002-11-02 23:30:20 +0000555#endif /* __LINUX_MTD_NAND_H */