blob: 930ed2722d5fc896ab0c0537342956e841bda0be [file] [log] [blame]
wdenkc1896002003-12-28 11:44:59 +00001/*
2 * (C) Copyright 2003
wdenkd4ca31c2004-01-02 14:00:00 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
6 *
7 * TOP5200 differences from IceCube:
8 * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
9 * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
10 * 1 SDRAM/DDRAM Bank up to 256 MB
11 * local VPD I2C Bus is software driven and uses
12 * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
13 * FLASH is re-located at 0xff000000
14 * Internal regs are at 0xf0000000
wdenkc1896002003-12-28 11:44:59 +000015 * Reset jumps to 0x00000100
16 *
17 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
wdenkcbd8a352004-02-24 02:00:03 +000044#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenkc1896002003-12-28 11:44:59 +000045#define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
46#define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
47
wdenkd4ca31c2004-01-02 14:00:00 +000048#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenkc1896002003-12-28 11:44:59 +000049
50#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
51#define BOOTFLAG_WARM 0x02 /* Software reboot */
52
53#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
54#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
55# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
56#endif
57
58/*
59 * Serial console configuration
60 */
61#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
62#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
63#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
64
65
wdenk4d13cba2004-03-14 14:09:05 +000066#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
wdenkc1896002003-12-28 11:44:59 +000067/*
68 * PCI Mapping:
69 * 0x40000000 - 0x4fffffff - PCI Memory
70 * 0x50000000 - 0x50ffffff - PCI IO Space
71 */
72# define CONFIG_PCI 1
73# define CONFIG_PCI_PNP 1
74# define CONFIG_PCI_SCAN_SHOW 1
75
76# define CONFIG_PCI_MEM_BUS 0x40000000
77# define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
78# define CONFIG_PCI_MEM_SIZE 0x10000000
79
80# define CONFIG_PCI_IO_BUS 0x50000000
81# define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
82# define CONFIG_PCI_IO_SIZE 0x01000000
83
84# define ADD_PCI_CMD CFG_CMD_PCI
85
86#else /* no Evaluation board */
87
88# define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
89
90#endif
91
wdenk4d13cba2004-03-14 14:09:05 +000092/* USB */
93#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
94
95# define CONFIG_USB_OHCI
96# define CONFIG_USB_CLOCK 0x0001bbbb
97# define CONFIG_USB_CONFIG 0x00005000
98# define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
99# define CONFIG_DOS_PARTITION
100# define CONFIG_USB_STORAGE
101
102#else
103
104# define ADD_USB_CMD 0
105
106#endif
107
108/* IDE */
109#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
110
111# define ADD_IDE_CMD CFG_CMD_IDE | CFG_CMD_FAT
112# define CONFIG_DOS_PARTITION
113
114#else
115
116# define ADD_IDE_CMD 0
117
118#endif
119
wdenkc1896002003-12-28 11:44:59 +0000120/*
121 * Supported commands
122 */
wdenk1c437712004-01-16 00:30:56 +0000123#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
124 ADD_PCI_CMD | \
wdenk4d13cba2004-03-14 14:09:05 +0000125 ADD_USB_CMD | \
126 ADD_IDE_CMD | \
wdenk1c437712004-01-16 00:30:56 +0000127 CFG_CMD_ASKENV | \
128 CFG_CMD_DATE | \
129 CFG_CMD_DHCP | \
130 CFG_CMD_I2C | \
131 CFG_CMD_EEPROM | \
132 CFG_CMD_REGINFO | \
133 CFG_CMD_IMMAP | \
134 CFG_CMD_ELF | \
135 CFG_CMD_MII | \
136 CFG_CMD_BEDBUG \
137 )
wdenkc1896002003-12-28 11:44:59 +0000138
139/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
140#include <cmd_confdefs.h>
141
142/*
wdenk4d13cba2004-03-14 14:09:05 +0000143 * MUST be low boot - HIGHBOOT is not supported anymore
wdenkd4ca31c2004-01-02 14:00:00 +0000144 */
145#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
146# define CFG_LOWBOOT 1
147# define CFG_LOWBOOT16 1
wdenk4d13cba2004-03-14 14:09:05 +0000148#else
149# error "TEXT_BASE must be 0xff000000"
wdenkd4ca31c2004-01-02 14:00:00 +0000150#endif
151
152/*
wdenkc1896002003-12-28 11:44:59 +0000153 * Autobooting
154 */
155#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenkd4ca31c2004-01-02 14:00:00 +0000156
157#define CONFIG_PREBOOT "echo;" \
158 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
159 "echo"
160
161#undef CONFIG_BOOTARGS
162
163#define CONFIG_EXTRA_ENV_SETTINGS \
164 "netdev=eth0\0" \
165 "nfsargs=setenv bootargs root=/dev/nfs rw " \
166 "nfsroot=$(serverip):$(rootpath)\0" \
167 "ramargs=setenv bootargs root=/dev/ram rw\0" \
168 "addip=setenv bootargs $(bootargs) " \
169 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
170 ":$(hostname):$(netdev):off panic=1\0" \
171 "flash_nfs=run nfsargs addip;" \
172 "bootm $(kernel_addr)\0" \
173 "flash_self=run ramargs addip;" \
174 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
175 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
176 "rootpath=/opt/eldk/ppc_82xx\0" \
177 "bootfile=/tftpboot/MPC5200/uImage\0" \
178 ""
179
180#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc1896002003-12-28 11:44:59 +0000181
182/*
183 * IPB Bus clocking configuration.
184 */
185#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
wdenkd4ca31c2004-01-02 14:00:00 +0000186
wdenkc1896002003-12-28 11:44:59 +0000187/*
188 * I2C configuration
189 */
190/*
191 * EEPROM configuration
192 */
193#define CFG_EEPROM_PAGE_WRITE_BITS 3
194#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
195
196#define CFG_I2C_EEPROM_ADDR_LEN 2
197#define CFG_EEPROM_SIZE 0x2000
wdenkd4ca31c2004-01-02 14:00:00 +0000198
wdenkc1896002003-12-28 11:44:59 +0000199#define CONFIG_ENV_OVERWRITE
200#define CONFIG_MISC_INIT_R
wdenkd4ca31c2004-01-02 14:00:00 +0000201
wdenkc1896002003-12-28 11:44:59 +0000202#undef CONFIG_HARD_I2C /* I2C with hardware support */
wdenk4d13cba2004-03-14 14:09:05 +0000203#define CONFIG_SOFT_I2C 1 /* I2C with softwate support */
wdenkd4ca31c2004-01-02 14:00:00 +0000204
wdenkc1896002003-12-28 11:44:59 +0000205#if defined (CONFIG_SOFT_I2C)
206# define SDA0 0x40
207# define SCL0 0x80
wdenkd4ca31c2004-01-02 14:00:00 +0000208# define GPIOE0 *((volatile uchar*)(CFG_MBAR+0x0c00))
209# define DDR0 *((volatile uchar*)(CFG_MBAR+0x0c08))
210# define DVO0 *((volatile uchar*)(CFG_MBAR+0x0c0c))
211# define DVI0 *((volatile uchar*)(CFG_MBAR+0x0c20))
212# define ODE0 *((volatile uchar*)(CFG_MBAR+0x0c04))
wdenkc1896002003-12-28 11:44:59 +0000213# define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
214# define I2C_READ ((DVI0&SDA0)?1:0)
215# define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
216# define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
217# define I2C_DELAY {udelay(5);}
218# define I2C_ACTIVE {DDR0|=SDA0;}
219# define I2C_TRISTATE {DDR0&=~SDA0;}
220# define CFG_I2C_SPEED 100000
221# define CFG_I2C_SLAVE 0x7F
wdenk4d13cba2004-03-14 14:09:05 +0000222#define CFG_I2C_EEPROM_ADDR 0x57
223#define CFG_I2C_FACT_ADDR 0x57
wdenkc1896002003-12-28 11:44:59 +0000224#endif
wdenkd4ca31c2004-01-02 14:00:00 +0000225
226#if defined (CONFIG_HARD_I2C)
wdenkc1896002003-12-28 11:44:59 +0000227# define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
228# define CFG_I2C_SPEED 100000 /* 100 kHz */
229# define CFG_I2C_SLAVE 0x7F
wdenk4d13cba2004-03-14 14:09:05 +0000230#define CFG_I2C_EEPROM_ADDR 0x54
231#define CFG_I2C_FACT_ADDR 0x54
wdenkd4ca31c2004-01-02 14:00:00 +0000232#endif
wdenkc1896002003-12-28 11:44:59 +0000233
234/*
235 * Flash configuration, expect one 16 Megabyte Bank at most
236 */
237#define CFG_FLASH_BASE 0xff000000
238#define CFG_FLASH_SIZE 0x01000000
239#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkd4ca31c2004-01-02 14:00:00 +0000240#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0)
wdenkc1896002003-12-28 11:44:59 +0000241
242#define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
243
244#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
245#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
246
247#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
248
wdenkd4ca31c2004-01-02 14:00:00 +0000249/*
250 * DRAM configuration - will be read from VPD later... TODO!
251 */
252#if 0
253/* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
254#define CFG_DRAM_DDR 0
255#define CFG_DRAM_EMODE 0
256#define CFG_DRAM_MODE 0x008D
257#define CFG_DRAM_CONTROL 0x514F0000
258#define CFG_DRAM_CONFIG1 0xC2233A00
259#define CFG_DRAM_CONFIG2 0x88B70004
260#define CFG_DRAM_TAP_DEL 0x08
261#define CFG_DRAM_RAM_SIZE 0x19
262#endif
263#if 1
264/* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
265#define CFG_DRAM_DDR 0
266#define CFG_DRAM_EMODE 0
267#define CFG_DRAM_MODE 0x00CD
268#define CFG_DRAM_CONTROL 0x514F0000
269#define CFG_DRAM_CONFIG1 0xD2333A00
270#define CFG_DRAM_CONFIG2 0x8AD70004
271#define CFG_DRAM_TAP_DEL 0x08
272#define CFG_DRAM_RAM_SIZE 0x19
273#endif
274
wdenkc1896002003-12-28 11:44:59 +0000275/*
276 * Environment settings
277 */
278#define CFG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
279#define CFG_ENV_OFFSET 0x1000
280#define CFG_ENV_SIZE 0x0700
wdenkc1896002003-12-28 11:44:59 +0000281
wdenkd4ca31c2004-01-02 14:00:00 +0000282/*
283 * VPD settings
284 */
wdenkc1896002003-12-28 11:44:59 +0000285#define CFG_FACT_OFFSET 0x1800
286#define CFG_FACT_SIZE 0x0800
wdenkd4ca31c2004-01-02 14:00:00 +0000287
wdenkc1896002003-12-28 11:44:59 +0000288/*
wdenkd4ca31c2004-01-02 14:00:00 +0000289 * Memory map
290 *
291 * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
wdenkc1896002003-12-28 11:44:59 +0000292 */
293#define CFG_MBAR 0xf0000000 /* DO NOT CHANGE this */
294#define CFG_SDRAM_BASE 0x00000000
295#define CFG_DEFAULT_MBAR 0x80000000
296
297/* Use SRAM until RAM will be available */
298#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
299#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
300
301
302#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
303#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
304#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
305
306#define CFG_MONITOR_BASE TEXT_BASE
307#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
308# define CFG_RAMBOOT 1
309#endif
310
311#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
312#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
313#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
314
315/*
316 * Ethernet configuration
317 */
wdenkcbd8a352004-02-24 02:00:03 +0000318#define CONFIG_MPC5xxx_FEC 1
wdenkc1896002003-12-28 11:44:59 +0000319#define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
wdenkd4ca31c2004-01-02 14:00:00 +0000320#define CONFIG_PHY_ADDR 0x1f
wdenkc1896002003-12-28 11:44:59 +0000321#define CONFIG_PHY_TYPE 0x79c874
322/*
wdenkd4ca31c2004-01-02 14:00:00 +0000323 * GPIO configuration:
324 * PSC1,2,3 predefined as UART
325 * PCI disabled
wdenkc1896002003-12-28 11:44:59 +0000326 * Ethernet 100 with MD
327 */
328#define CFG_GPS_PORT_CONFIG 0x00058444
329
330/*
331 * Miscellaneous configurable options
332 */
333#define CFG_LONGHELP /* undef to save memory */
334#define CFG_PROMPT "=> " /* Monitor Command Prompt */
335#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
336# define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
337#else
338# define CFG_CBSIZE 256 /* Console I/O Buffer Size */
339#endif
340#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
341#define CFG_MAXARGS 16 /* max number of command args */
342#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
343
344#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
345#define CFG_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
346
wdenk4d13cba2004-03-14 14:09:05 +0000347#define CFG_LOAD_ADDR 0x200000 /* default load address */
wdenkc1896002003-12-28 11:44:59 +0000348
349#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
350
wdenk63e73c92004-02-23 22:22:28 +0000351#ifdef CONFIG_EVAL5200 /* M48T08 is available with the Evaluation board only */
352 #define CONFIG_RTC_MK48T59 1 /* use M48T08 on EVAL5200 */
353 #define RTC(reg) (0xf0010000+reg)
354 /* setup CS2 for M48T08. Must MAP 64kB */
355 #define CFG_CS2_START RTC(0)
356 #define CFG_CS2_SIZE 0x10000
357 /* setup CS2 configuration register: */
358 /* WaitP = 0, WaitX = 4, MX=0, AL=1, AA=1, CE=1 */
359 /* AS=2, DS=0, Bank=0, WTyp=0, WS=0, RS=0, WO=0, RO=0 */
360 #define CFG_CS2_CFG 0x00047800
361#else
362 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
363#endif
wdenk1c437712004-01-16 00:30:56 +0000364
wdenkc1896002003-12-28 11:44:59 +0000365/*
366 * Various low-level settings
367 */
368#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
369#define CFG_HID0_FINAL HID0_ICE
370
371#define CFG_BOOTCS_START CFG_FLASH_BASE
372#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
373#define CFG_BOOTCS_CFG 0x00047801
374#define CFG_CS0_START CFG_FLASH_BASE
375#define CFG_CS0_SIZE CFG_FLASH_SIZE
376
377#define CFG_CS_BURST 0x00000000
378#define CFG_CS_DEADCYCLE 0x33333333
379
380#define CFG_RESET_ADDRESS 0x7f000000
381
wdenk4d13cba2004-03-14 14:09:05 +0000382/*-----------------------------------------------------------------------
383 * IDE/ATA stuff Supports IDE harddisk
384 *-----------------------------------------------------------------------
385 */
386
387#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
388
389#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
390#undef CONFIG_IDE_LED /* LED for ide not supported */
391
392#define CONFIG_IDE_RESET 1
393#define CONFIG_IDE_PREINIT
394
395#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
396#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
397
398#define CFG_ATA_IDE0_OFFSET 0x0000
399
400#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
401
402/* Offset for data I/O */
403#define CFG_ATA_DATA_OFFSET (0x0060)
404
405/* Offset for normal register accesses */
406#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
407
408/* Offset for alternate registers */
409#define CFG_ATA_ALT_OFFSET (0x005c)
410
411/* Interval between registers */
412#define CFG_ATA_STRIDE 4
413
wdenkc1896002003-12-28 11:44:59 +0000414#endif /* __CONFIG_H */