blob: 0f5e7dbdc8107ac4abf5936370bbea37bf47c79e [file] [log] [blame]
Hou Zhiqiangc36643f2019-08-20 09:35:30 +00001// SPDX-License-Identifier: GPL-2.0+ OR X11
2/*
3 * P2041 Silicon/SoC Device Tree Source (pre include)
4 *
5 * Copyright 2011 - 2015 Freescale Semiconductor Inc.
6 * Copyright 2019 NXP
7 */
8
9/dts-v1/;
10
11/include/ "e500mc_power_isa.dtsi"
12
13/ {
14 compatible = "fsl,P2041";
15 #address-cells = <2>;
16 #size-cells = <2>;
17 interrupt-parent = <&mpic>;
18
19 cpus {
20 #address-cells = <1>;
21 #size-cells = <0>;
22
23 cpu0: PowerPC,e500mc@0 {
24 device_type = "cpu";
25 reg = <0>;
26 fsl,portid-mapping = <0x80000000>;
27 };
28 cpu1: PowerPC,e500mc@1 {
29 device_type = "cpu";
30 reg = <1>;
31 fsl,portid-mapping = <0x40000000>;
32 };
33 cpu2: PowerPC,e500mc@2 {
34 device_type = "cpu";
35 reg = <2>;
36 fsl,portid-mapping = <0x20000000>;
37 };
38 cpu3: PowerPC,e500mc@3 {
39 device_type = "cpu";
40 reg = <3>;
41 fsl,portid-mapping = <0x10000000>;
42 };
43 };
44
45 soc: soc@ffe000000 {
46 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
47 reg = <0xf 0xfe000000 0 0x00001000>;
48 #address-cells = <1>;
49 #size-cells = <1>;
50 device_type = "soc";
51 compatible = "simple-bus";
52
53 mpic: pic@40000 {
54 interrupt-controller;
55 #address-cells = <0>;
56 #interrupt-cells = <4>;
57 reg = <0x40000 0x40000>;
58 compatible = "fsl,mpic", "chrp,open-pic";
59 device_type = "open-pic";
60 clock-frequency = <0x0>;
61 };
Peng Ma48d89102019-10-23 11:07:08 +000062
Ran Wang4ce1b492019-12-12 17:30:57 +080063 usb0: usb@210000 {
64 compatible = "fsl-usb2-mph";
65 reg = <0x210000 0x1000>;
66 phy_type = "utmi";
67 };
68
69 usb1: usb@211000 {
70 compatible = "fsl-usb2-mph";
71 reg = <0x210000 0x1000>;
72 phy_type = "utmi";
73 };
74
Peng Ma48d89102019-10-23 11:07:08 +000075 sata: sata@220000 {
76 compatible = "fsl,pq-sata-v2";
77 reg = <0x220000 0x1000>;
78 interrupts = <68 0x2 0 0>;
79 sata-offset = <0x1000>;
80 sata-number = <2>;
81 sata-fpdma = <0>;
82 };
Yinbo Zhu067e09f2019-10-15 17:20:42 +080083
84 esdhc: esdhc@114000 {
85 compatible = "fsl,esdhc";
86 reg = <0x114000 0x1000>;
87 clock-frequency = <0>;
88 };
Hou Zhiqiangc36643f2019-08-20 09:35:30 +000089 };
Hou Zhiqiang48a33642019-08-27 11:04:29 +000090
91 pcie@ffe200000 {
92 compatible = "fsl,pcie-p2041", "fsl,pcie-fsl-qoriq";
93 reg = <0xf 0xfe200000 0x0 0x1000>; /* registers */
94 law_trgt_if = <0>;
95 #address-cells = <3>;
96 #size-cells = <2>;
97 device_type = "pci";
98 bus-range = <0x0 0xff>;
99 ranges = <0x01000000 0x0 0x00000000 0xf 0xf8000000 0x0 0x00010000 /* downstream I/O */
100 0x02000000 0x0 0xe0000000 0xc 0x00000000 0x0 0x20000000>; /* non-prefetchable memory */
101 };
102
103 pcie@ffe201000 {
104 compatible = "fsl,pcie-p2041", "fsl,pcie-fsl-qoriq";
105 reg = <0xf 0xfe201000 0x0 0x1000>; /* registers */
106 law_trgt_if = <1>;
107 #address-cells = <3>;
108 #size-cells = <2>;
109 device_type = "pci";
110 bus-range = <0x0 0xff>;
111 ranges = <0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000 /* downstream I/O */
112 0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000>; /* non-prefetchable memory */
113 };
114
115 pcie@ffe202000 {
116 compatible = "fsl,pcie-p2041", "fsl,pcie-fsl-qoriq";
117 reg = <0xf 0xfe202000 0x0 0x1000>; /* registers */
118 law_trgt_if = <2>;
119 #address-cells = <3>;
120 #size-cells = <2>;
121 device_type = "pci";
122 bus-range = <0x0 0xff>;
123 ranges = <0x01000000 0x0 0x00000000 0xf 0xf8020000 0x0 0x00010000 /* downstream I/O */
124 0x02000000 0x0 0xe0000000 0xc 0x40000000 0x0 0x20000000>; /* non-prefetchable memory */
125 };
Hou Zhiqiangc36643f2019-08-20 09:35:30 +0000126};