blob: 3ed59a8cffe30eab5e4139a9d66dea6456d87681 [file] [log] [blame]
Timur Tabi6c7a29a2011-03-25 14:11:48 -05001Overview
2--------
3The P4080DS is a Freescale reference board that hosts the eight-core P4080 SOC.
4
5SerDes hwconfig configuration
6-----------------------------
7The P4080 RCW includes three sets of bits the specify which SerDes lanes
8should be powered down: SRDS_LPD_B1 (for bank one), SRDS_LPD_B2 (for bank two),
9and SRDS_LPD_B3 (for bank three). Each of these contains four bits, one for
10each lane in the bank. SerDes Erratum SERDES8 requires that SRDS_LPD_B2 and
11SRDS_LPD_B3 be set to 0b1111. This forces banks two and three to be powered
12down at reset.
13
14To re-enable these banks in U-Boot, two hwconfig are available:
15"fsl_srds_lpd_b2" and "fsl_srds_lpd_b3". The value passed via fsl_srds_lpd_b2
16is written into SRDS_LPD_B2, and the value passed via fsl_srds_lpd_b3 is into
17SRDS_LPD_B3. Each bit represents one of each bank, and a value of '1'
18indicates that the lane should be powered down.
19
20For example, to indicate that both SerDes banks 2 and 3 are powered down, add
21the following to hwconfig:
22
23 serdes:fsl_srds_lpd_b2=0xf,fsl_srds_lpd_b3=0xf
24
25The "0xf" is a mask that corresponds to the 4 lanes A-D. The most significant
26bit corresponds to lane A. To indicate that just lane A of bank 3 is to be
27powered down, use:
28
29 serdes:fsl_srds_lpd_b3=8
30
31These options should be specified only if U-Boot does not automatically power
32on the correct lanes.