blob: 58cdc19df3af3bc0558a5fc4687972de553b6788 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
2 * tsec.h
3 *
4 * Driver for the Motorola Triple Speed Ethernet Controller
5 *
6 * This software may be used and distributed according to the
7 * terms of the GNU Public License, Version 2, incorporated
8 * herein by reference.
9 *
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030010 * Copyright 2004, 2007, 2009, 2011, 2013 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +000011 * (C) Copyright 2003, Motorola, Inc.
12 * maintained by Xianghua Xiao (x.xiao@motorola.com)
13 * author Andy Fleming
14 *
15 */
16
17#ifndef __TSEC_H
18#define __TSEC_H
19
20#include <net.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050021#include <config.h>
Andy Fleming063c1262011-04-08 02:10:54 -050022#include <phy.h>
wdenk42d1f032003-10-15 23:53:47 +000023
Alison Wang52d00a82014-09-05 13:52:38 +080024#ifdef CONFIG_LS102XA
25#define TSEC_SIZE 0x40000
26#define TSEC_MDIO_OFFSET 0x40000
27#else
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +053028#define TSEC_SIZE 0x01000
29#define TSEC_MDIO_OFFSET 0x01000
Alison Wang52d00a82014-09-05 13:52:38 +080030#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -050031
Andy Fleming40ac3d42011-04-29 02:26:52 -050032#define CONFIG_SYS_MDIO_BASE_ADDR (MDIO_BASE_ADDR + 0x520)
Andy Fleming063c1262011-04-08 02:10:54 -050033
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030034#define TSEC_GET_REGS(num, offset) \
35 (struct tsec __iomem *)\
36 (TSEC_BASE_ADDR + (((num) - 1) * (offset)))
37
38#define TSEC_GET_REGS_BASE(num) \
39 TSEC_GET_REGS((num), TSEC_SIZE)
40
41#define TSEC_GET_MDIO_REGS(num, offset) \
42 (struct tsec_mii_mng __iomem *)\
43 (CONFIG_SYS_MDIO_BASE_ADDR + ((num) - 1) * (offset))
44
45#define TSEC_GET_MDIO_REGS_BASE(num) \
46 TSEC_GET_MDIO_REGS((num), TSEC_MDIO_OFFSET)
47
Andy Fleming063c1262011-04-08 02:10:54 -050048#define DEFAULT_MII_NAME "FSL_MDIO"
49
Andy Fleming75b9d4a2008-08-31 16:33:26 -050050#define STD_TSEC_INFO(num) \
51{ \
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030052 .regs = TSEC_GET_REGS_BASE(num), \
53 .miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num), \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050054 .devname = CONFIG_TSEC##num##_NAME, \
55 .phyaddr = TSEC##num##_PHY_ADDR, \
Andy Fleming063c1262011-04-08 02:10:54 -050056 .flags = TSEC##num##_FLAGS, \
57 .mii_devname = DEFAULT_MII_NAME \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050058}
59
60#define SET_STD_TSEC_INFO(x, num) \
61{ \
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030062 x.regs = TSEC_GET_REGS_BASE(num); \
63 x.miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num); \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050064 x.devname = CONFIG_TSEC##num##_NAME; \
65 x.phyaddr = TSEC##num##_PHY_ADDR; \
66 x.flags = TSEC##num##_FLAGS;\
Andy Fleming063c1262011-04-08 02:10:54 -050067 x.mii_devname = DEFAULT_MII_NAME;\
Andy Fleming75b9d4a2008-08-31 16:33:26 -050068}
69
wdenk42d1f032003-10-15 23:53:47 +000070#define MAC_ADDR_LEN 6
71
Wolfgang Denk53677ef2008-05-20 16:00:29 +020072/* #define TSEC_TIMEOUT 1000000 */
wdenk97d80fc2004-06-09 00:34:46 +000073#define TSEC_TIMEOUT 1000
Wolfgang Denk53677ef2008-05-20 16:00:29 +020074#define TOUT_LOOP 1000000
wdenk42d1f032003-10-15 23:53:47 +000075
Andy Fleming2abe3612008-08-31 16:33:27 -050076/* TBI register addresses */
77#define TBI_CR 0x00
78#define TBI_SR 0x01
79#define TBI_ANA 0x04
80#define TBI_ANLPBPA 0x05
81#define TBI_ANEX 0x06
82#define TBI_TBICON 0x11
83
84/* TBI MDIO register bit fields*/
85#define TBICON_CLK_SELECT 0x0020
86#define TBIANA_ASYMMETRIC_PAUSE 0x0100
87#define TBIANA_SYMMETRIC_PAUSE 0x0080
88#define TBIANA_HALF_DUPLEX 0x0040
89#define TBIANA_FULL_DUPLEX 0x0020
90#define TBICR_PHY_RESET 0x8000
91#define TBICR_ANEG_ENABLE 0x1000
92#define TBICR_RESTART_ANEG 0x0200
93#define TBICR_FULL_DUPLEX 0x0100
94#define TBICR_SPEED1_SET 0x0040
95
96
wdenk42d1f032003-10-15 23:53:47 +000097/* MAC register bits */
98#define MACCFG1_SOFT_RESET 0x80000000
99#define MACCFG1_RESET_RX_MC 0x00080000
100#define MACCFG1_RESET_TX_MC 0x00040000
101#define MACCFG1_RESET_RX_FUN 0x00020000
102#define MACCFG1_RESET_TX_FUN 0x00010000
103#define MACCFG1_LOOPBACK 0x00000100
104#define MACCFG1_RX_FLOW 0x00000020
105#define MACCFG1_TX_FLOW 0x00000010
106#define MACCFG1_SYNCD_RX_EN 0x00000008
107#define MACCFG1_RX_EN 0x00000004
108#define MACCFG1_SYNCD_TX_EN 0x00000002
109#define MACCFG1_TX_EN 0x00000001
110
111#define MACCFG2_INIT_SETTINGS 0x00007205
112#define MACCFG2_FULL_DUPLEX 0x00000001
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200113#define MACCFG2_IF 0x00000300
wdenk97d80fc2004-06-09 00:34:46 +0000114#define MACCFG2_GMII 0x00000200
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200115#define MACCFG2_MII 0x00000100
wdenk42d1f032003-10-15 23:53:47 +0000116
117#define ECNTRL_INIT_SETTINGS 0x00001000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200118#define ECNTRL_TBI_MODE 0x00000020
Andy Fleming063c1262011-04-08 02:10:54 -0500119#define ECNTRL_REDUCED_MODE 0x00000010
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500120#define ECNTRL_R100 0x00000008
Andy Fleming063c1262011-04-08 02:10:54 -0500121#define ECNTRL_REDUCED_MII_MODE 0x00000004
Andy Fleming81f481c2007-04-23 02:24:28 -0500122#define ECNTRL_SGMII_MODE 0x00000002
wdenk42d1f032003-10-15 23:53:47 +0000123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#ifndef CONFIG_SYS_TBIPA_VALUE
125 #define CONFIG_SYS_TBIPA_VALUE 0x1f
Joe Hammandcb84b72007-08-09 09:08:18 -0500126#endif
wdenk42d1f032003-10-15 23:53:47 +0000127
128#define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN
129
130#define MINFLR_INIT_SETTINGS 0x00000040
131
Claudiu Manoil5ea060a2014-09-05 13:52:46 +0800132#ifdef CONFIG_LS102XA
133#define DMACTRL_INIT_SETTINGS 0x00000003
134#else
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200135#define DMACTRL_INIT_SETTINGS 0x000000c3
Claudiu Manoil5ea060a2014-09-05 13:52:46 +0800136#endif
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200137#define DMACTRL_GRS 0x00000010
138#define DMACTRL_GTS 0x00000008
Alison Wang52d00a82014-09-05 13:52:38 +0800139#define DMACTRL_LE 0x00008000
wdenk42d1f032003-10-15 23:53:47 +0000140
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200141#define TSTAT_CLEAR_THALT 0x80000000
142#define RSTAT_CLEAR_RHALT 0x00800000
wdenk42d1f032003-10-15 23:53:47 +0000143
wdenk7abf0c52004-04-18 21:45:42 +0000144
wdenk42d1f032003-10-15 23:53:47 +0000145#define IEVENT_INIT_CLEAR 0xffffffff
146#define IEVENT_BABR 0x80000000
147#define IEVENT_RXC 0x40000000
148#define IEVENT_BSY 0x20000000
149#define IEVENT_EBERR 0x10000000
150#define IEVENT_MSRO 0x04000000
151#define IEVENT_GTSC 0x02000000
152#define IEVENT_BABT 0x01000000
153#define IEVENT_TXC 0x00800000
154#define IEVENT_TXE 0x00400000
155#define IEVENT_TXB 0x00200000
156#define IEVENT_TXF 0x00100000
157#define IEVENT_IE 0x00080000
158#define IEVENT_LC 0x00040000
159#define IEVENT_CRL 0x00020000
160#define IEVENT_XFUN 0x00010000
161#define IEVENT_RXB0 0x00008000
162#define IEVENT_GRSC 0x00000100
163#define IEVENT_RXF0 0x00000080
164
165#define IMASK_INIT_CLEAR 0x00000000
166#define IMASK_TXEEN 0x00400000
167#define IMASK_TXBEN 0x00200000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200168#define IMASK_TXFEN 0x00100000
wdenk42d1f032003-10-15 23:53:47 +0000169#define IMASK_RXFEN0 0x00000080
170
171
172/* Default Attribute fields */
173#define ATTR_INIT_SETTINGS 0x000000c0
174#define ATTRELI_INIT_SETTINGS 0x00000000
175
176
177/* TxBD status field bits */
178#define TXBD_READY 0x8000
179#define TXBD_PADCRC 0x4000
180#define TXBD_WRAP 0x2000
181#define TXBD_INTERRUPT 0x1000
182#define TXBD_LAST 0x0800
183#define TXBD_CRC 0x0400
184#define TXBD_DEF 0x0200
185#define TXBD_HUGEFRAME 0x0080
186#define TXBD_LATECOLLISION 0x0080
187#define TXBD_RETRYLIMIT 0x0040
188#define TXBD_RETRYCOUNTMASK 0x003c
189#define TXBD_UNDERRUN 0x0002
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200190#define TXBD_STATS 0x03ff
wdenk42d1f032003-10-15 23:53:47 +0000191
192/* RxBD status field bits */
193#define RXBD_EMPTY 0x8000
194#define RXBD_RO1 0x4000
195#define RXBD_WRAP 0x2000
196#define RXBD_INTERRUPT 0x1000
197#define RXBD_LAST 0x0800
198#define RXBD_FIRST 0x0400
199#define RXBD_MISS 0x0100
200#define RXBD_BROADCAST 0x0080
201#define RXBD_MULTICAST 0x0040
202#define RXBD_LARGE 0x0020
203#define RXBD_NONOCTET 0x0010
204#define RXBD_SHORT 0x0008
205#define RXBD_CRCERR 0x0004
206#define RXBD_OVERRUN 0x0002
207#define RXBD_TRUNCATED 0x0001
208#define RXBD_STATS 0x003f
209
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300210struct txbd8 {
211 uint16_t status; /* Status Fields */
212 uint16_t length; /* Buffer length */
213 uint32_t bufptr; /* Buffer Pointer */
214};
wdenk42d1f032003-10-15 23:53:47 +0000215
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300216struct rxbd8 {
217 uint16_t status; /* Status Fields */
218 uint16_t length; /* Buffer Length */
219 uint32_t bufptr; /* Buffer Pointer */
220};
wdenk42d1f032003-10-15 23:53:47 +0000221
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300222struct tsec_rmon_mib {
wdenk42d1f032003-10-15 23:53:47 +0000223 /* Transmit and Receive Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300224 u32 tr64; /* Tx/Rx 64-byte Frame Counter */
225 u32 tr127; /* Tx/Rx 65-127 byte Frame Counter */
226 u32 tr255; /* Tx/Rx 128-255 byte Frame Counter */
227 u32 tr511; /* Tx/Rx 256-511 byte Frame Counter */
228 u32 tr1k; /* Tx/Rx 512-1023 byte Frame Counter */
229 u32 trmax; /* Tx/Rx 1024-1518 byte Frame Counter */
230 u32 trmgv; /* Tx/Rx 1519-1522 byte Good VLAN Frame */
wdenk42d1f032003-10-15 23:53:47 +0000231 /* Receive Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300232 u32 rbyt; /* Receive Byte Counter */
233 u32 rpkt; /* Receive Packet Counter */
234 u32 rfcs; /* Receive FCS Error Counter */
235 u32 rmca; /* Receive Multicast Packet (Counter) */
236 u32 rbca; /* Receive Broadcast Packet */
237 u32 rxcf; /* Receive Control Frame Packet */
238 u32 rxpf; /* Receive Pause Frame Packet */
239 u32 rxuo; /* Receive Unknown OP Code */
240 u32 raln; /* Receive Alignment Error */
241 u32 rflr; /* Receive Frame Length Error */
242 u32 rcde; /* Receive Code Error */
243 u32 rcse; /* Receive Carrier Sense Error */
244 u32 rund; /* Receive Undersize Packet */
245 u32 rovr; /* Receive Oversize Packet */
246 u32 rfrg; /* Receive Fragments */
247 u32 rjbr; /* Receive Jabber */
248 u32 rdrp; /* Receive Drop */
wdenk42d1f032003-10-15 23:53:47 +0000249 /* Transmit Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300250 u32 tbyt; /* Transmit Byte Counter */
251 u32 tpkt; /* Transmit Packet */
252 u32 tmca; /* Transmit Multicast Packet */
253 u32 tbca; /* Transmit Broadcast Packet */
254 u32 txpf; /* Transmit Pause Control Frame */
255 u32 tdfr; /* Transmit Deferral Packet */
256 u32 tedf; /* Transmit Excessive Deferral Packet */
257 u32 tscl; /* Transmit Single Collision Packet */
wdenk42d1f032003-10-15 23:53:47 +0000258 /* (0x2_n700) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300259 u32 tmcl; /* Transmit Multiple Collision Packet */
260 u32 tlcl; /* Transmit Late Collision Packet */
261 u32 txcl; /* Transmit Excessive Collision Packet */
262 u32 tncl; /* Transmit Total Collision */
wdenk42d1f032003-10-15 23:53:47 +0000263
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300264 u32 res2;
wdenk42d1f032003-10-15 23:53:47 +0000265
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300266 u32 tdrp; /* Transmit Drop Frame */
267 u32 tjbr; /* Transmit Jabber Frame */
268 u32 tfcs; /* Transmit FCS Error */
269 u32 txcf; /* Transmit Control Frame */
270 u32 tovr; /* Transmit Oversize Frame */
271 u32 tund; /* Transmit Undersize Frame */
272 u32 tfrg; /* Transmit Fragments Frame */
wdenk42d1f032003-10-15 23:53:47 +0000273 /* General Registers */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300274 u32 car1; /* Carry Register One */
275 u32 car2; /* Carry Register Two */
276 u32 cam1; /* Carry Register One Mask */
277 u32 cam2; /* Carry Register Two Mask */
278};
wdenk42d1f032003-10-15 23:53:47 +0000279
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300280struct tsec_hash_regs {
281 u32 iaddr0; /* Individual Address Register 0 */
282 u32 iaddr1; /* Individual Address Register 1 */
283 u32 iaddr2; /* Individual Address Register 2 */
284 u32 iaddr3; /* Individual Address Register 3 */
285 u32 iaddr4; /* Individual Address Register 4 */
286 u32 iaddr5; /* Individual Address Register 5 */
287 u32 iaddr6; /* Individual Address Register 6 */
288 u32 iaddr7; /* Individual Address Register 7 */
289 u32 res1[24];
290 u32 gaddr0; /* Group Address Register 0 */
291 u32 gaddr1; /* Group Address Register 1 */
292 u32 gaddr2; /* Group Address Register 2 */
293 u32 gaddr3; /* Group Address Register 3 */
294 u32 gaddr4; /* Group Address Register 4 */
295 u32 gaddr5; /* Group Address Register 5 */
296 u32 gaddr6; /* Group Address Register 6 */
297 u32 gaddr7; /* Group Address Register 7 */
298 u32 res2[24];
299};
wdenk42d1f032003-10-15 23:53:47 +0000300
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300301struct tsec {
wdenk42d1f032003-10-15 23:53:47 +0000302 /* General Control and Status Registers (0x2_n000) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300303 u32 res000[4];
wdenk42d1f032003-10-15 23:53:47 +0000304
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300305 u32 ievent; /* Interrupt Event */
306 u32 imask; /* Interrupt Mask */
307 u32 edis; /* Error Disabled */
308 u32 res01c;
309 u32 ecntrl; /* Ethernet Control */
310 u32 minflr; /* Minimum Frame Length */
311 u32 ptv; /* Pause Time Value */
312 u32 dmactrl; /* DMA Control */
313 u32 tbipa; /* TBI PHY Address */
wdenk42d1f032003-10-15 23:53:47 +0000314
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300315 u32 res034[3];
316 u32 res040[48];
wdenk42d1f032003-10-15 23:53:47 +0000317
318 /* Transmit Control and Status Registers (0x2_n100) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300319 u32 tctrl; /* Transmit Control */
320 u32 tstat; /* Transmit Status */
321 u32 res108;
322 u32 tbdlen; /* Tx BD Data Length */
323 u32 res110[5];
324 u32 ctbptr; /* Current TxBD Pointer */
325 u32 res128[23];
326 u32 tbptr; /* TxBD Pointer */
327 u32 res188[30];
wdenk42d1f032003-10-15 23:53:47 +0000328 /* (0x2_n200) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300329 u32 res200;
330 u32 tbase; /* TxBD Base Address */
331 u32 res208[42];
332 u32 ostbd; /* Out of Sequence TxBD */
333 u32 ostbdp; /* Out of Sequence Tx Data Buffer Pointer */
334 u32 res2b8[18];
wdenk42d1f032003-10-15 23:53:47 +0000335
336 /* Receive Control and Status Registers (0x2_n300) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300337 u32 rctrl; /* Receive Control */
338 u32 rstat; /* Receive Status */
339 u32 res308;
340 u32 rbdlen; /* RxBD Data Length */
341 u32 res310[4];
342 u32 res320;
343 u32 crbptr; /* Current Receive Buffer Pointer */
344 u32 res328[6];
345 u32 mrblr; /* Maximum Receive Buffer Length */
346 u32 res344[16];
347 u32 rbptr; /* RxBD Pointer */
348 u32 res388[30];
wdenk42d1f032003-10-15 23:53:47 +0000349 /* (0x2_n400) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300350 u32 res400;
351 u32 rbase; /* RxBD Base Address */
352 u32 res408[62];
wdenk42d1f032003-10-15 23:53:47 +0000353
354 /* MAC Registers (0x2_n500) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300355 u32 maccfg1; /* MAC Configuration #1 */
356 u32 maccfg2; /* MAC Configuration #2 */
357 u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */
358 u32 hafdup; /* Half-duplex */
359 u32 maxfrm; /* Maximum Frame */
360 u32 res514;
361 u32 res518;
wdenk42d1f032003-10-15 23:53:47 +0000362
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300363 u32 res51c;
wdenk42d1f032003-10-15 23:53:47 +0000364
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300365 u32 resmdio[6];
wdenk42d1f032003-10-15 23:53:47 +0000366
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300367 u32 res538;
wdenk42d1f032003-10-15 23:53:47 +0000368
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300369 u32 ifstat; /* Interface Status */
370 u32 macstnaddr1; /* Station Address, part 1 */
371 u32 macstnaddr2; /* Station Address, part 2 */
372 u32 res548[46];
wdenk42d1f032003-10-15 23:53:47 +0000373
374 /* (0x2_n600) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300375 u32 res600[32];
wdenk42d1f032003-10-15 23:53:47 +0000376
377 /* RMON MIB Registers (0x2_n680-0x2_n73c) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300378 struct tsec_rmon_mib rmon;
379 u32 res740[48];
wdenk42d1f032003-10-15 23:53:47 +0000380
381 /* Hash Function Registers (0x2_n800) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300382 struct tsec_hash_regs hash;
wdenk42d1f032003-10-15 23:53:47 +0000383
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300384 u32 res900[128];
wdenk42d1f032003-10-15 23:53:47 +0000385
386 /* Pattern Registers (0x2_nb00) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300387 u32 resb00[62];
388 u32 attr; /* Default Attribute Register */
389 u32 attreli; /* Default Attribute Extract Length and Index */
wdenk42d1f032003-10-15 23:53:47 +0000390
391 /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300392 u32 resc00[256];
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300393};
wdenk42d1f032003-10-15 23:53:47 +0000394
Andy Fleming063c1262011-04-08 02:10:54 -0500395#define TSEC_GIGABIT (1 << 0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500396
Andy Fleming063c1262011-04-08 02:10:54 -0500397/* These flags currently only have meaning if we're using the eTSEC */
Peter Tyser5f6b1442009-11-09 13:09:48 -0600398#define TSEC_REDUCED (1 << 1) /* MAC-PHY interface uses RGMII */
399#define TSEC_SGMII (1 << 2) /* MAC-PHY interface uses SGMII */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500400
wdenk97d80fc2004-06-09 00:34:46 +0000401struct tsec_private {
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300402 struct tsec __iomem *regs;
403 struct tsec_mii_mng __iomem *phyregs_sgmii;
Andy Fleming063c1262011-04-08 02:10:54 -0500404 struct phy_device *phydev;
405 phy_interface_t interface;
406 struct mii_dev *bus;
wdenk97d80fc2004-06-09 00:34:46 +0000407 uint phyaddr;
Andy Fleming063c1262011-04-08 02:10:54 -0500408 char mii_devname[16];
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500409 u32 flags;
wdenk97d80fc2004-06-09 00:34:46 +0000410};
411
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500412struct tsec_info_struct {
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300413 struct tsec __iomem *regs;
414 struct tsec_mii_mng __iomem *miiregs_sgmii;
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500415 char *devname;
Andy Fleming063c1262011-04-08 02:10:54 -0500416 char *mii_devname;
417 phy_interface_t interface;
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500418 unsigned int phyaddr;
419 u32 flags;
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500420};
421
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500422int tsec_standard_init(bd_t *bis);
423int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsec_info, int num);
424
wdenk42d1f032003-10-15 23:53:47 +0000425#endif /* __TSEC_H */