blob: b6beaa2f220439a1f5d1c66a1780d2087a4c5f2a [file] [log] [blame]
Chin Liang See68e17472013-08-07 10:08:03 -05001/*
2 * Copyright (C) 2013 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7
8#include <common.h>
9#include <asm/io.h>
Marek Vasutabb25f42014-09-08 14:08:45 +020010#include <asm/arch/fpga_manager.h>
Marek Vasut65d372c2015-08-24 11:51:46 +020011#include <asm/arch/reset_manager.h>
12#include <asm/arch/system_manager.h>
Chin Liang See68e17472013-08-07 10:08:03 -050013
14DECLARE_GLOBAL_DATA_PTR;
15
16static const struct socfpga_reset_manager *reset_manager_base =
17 (void *)SOCFPGA_RSTMGR_ADDRESS;
Marek Vasut65d372c2015-08-24 11:51:46 +020018static struct socfpga_system_manager *sysmgr_regs =
19 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Chin Liang See68e17472013-08-07 10:08:03 -050020
Marek Vasutbdfc2ef2015-07-09 02:45:15 +020021/* Assert or de-assert SoCFPGA reset manager reset. */
22void socfpga_per_reset(u32 reset, int set)
23{
24 const void *reg;
25
26 if (RSTMGR_BANK(reset) == 0)
27 reg = &reset_manager_base->mpu_mod_reset;
28 else if (RSTMGR_BANK(reset) == 1)
29 reg = &reset_manager_base->per_mod_reset;
30 else if (RSTMGR_BANK(reset) == 2)
31 reg = &reset_manager_base->per2_mod_reset;
32 else if (RSTMGR_BANK(reset) == 3)
33 reg = &reset_manager_base->brg_mod_reset;
34 else if (RSTMGR_BANK(reset) == 4)
35 reg = &reset_manager_base->misc_mod_reset;
36 else /* Invalid reset register, do nothing */
37 return;
38
39 if (set)
40 setbits_le32(reg, 1 << RSTMGR_RESET(reset));
41 else
42 clrbits_le32(reg, 1 << RSTMGR_RESET(reset));
43}
44
Chin Liang See68e17472013-08-07 10:08:03 -050045/*
Marek Vasut31916112015-07-09 04:27:28 +020046 * Assert reset on every peripheral but L4WD0.
47 * Watchdog must be kept intact to prevent glitches
48 * and/or hangs.
49 */
50void socfpga_per_reset_all(void)
51{
52 const u32 l4wd0 = 1 << RSTMGR_RESET(SOCFPGA_RESET(L4WD0));
53
54 writel(~l4wd0, &reset_manager_base->per_mod_reset);
55 writel(0xffffffff, &reset_manager_base->per2_mod_reset);
56}
57
58/*
Chin Liang See68e17472013-08-07 10:08:03 -050059 * Write the reset manager register to cause reset
60 */
61void reset_cpu(ulong addr)
62{
63 /* request a warm reset */
64 writel((1 << RSTMGR_CTRL_SWWARMRSTREQ_LSB),
65 &reset_manager_base->ctrl);
66 /*
67 * infinite loop here as watchdog will trigger and reset
68 * the processor
69 */
70 while (1)
71 ;
72}
73
74/*
75 * Release peripherals from reset based on handoff
76 */
77void reset_deassert_peripherals_handoff(void)
78{
79 writel(0, &reset_manager_base->per_mod_reset);
80}
Marek Vasute9d6a202014-09-08 14:08:45 +020081
Marek Vasutabb25f42014-09-08 14:08:45 +020082#if defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
83void socfpga_bridges_reset(int enable)
84{
85 /* For SoCFPGA-VT, this is NOP. */
86}
87#else
88
89#define L3REGS_REMAP_LWHPS2FPGA_MASK 0x10
90#define L3REGS_REMAP_HPS2FPGA_MASK 0x08
91#define L3REGS_REMAP_OCRAM_MASK 0x01
92
93void socfpga_bridges_reset(int enable)
94{
95 const uint32_t l3mask = L3REGS_REMAP_LWHPS2FPGA_MASK |
96 L3REGS_REMAP_HPS2FPGA_MASK |
97 L3REGS_REMAP_OCRAM_MASK;
98
99 if (enable) {
100 /* brdmodrst */
101 writel(0xffffffff, &reset_manager_base->brg_mod_reset);
102 } else {
Marek Vasut65d372c2015-08-24 11:51:46 +0200103 writel(0, &sysmgr_regs->iswgrp_handoff[0]);
104 writel(l3mask, &sysmgr_regs->iswgrp_handoff[1]);
105
Marek Vasutabb25f42014-09-08 14:08:45 +0200106 /* Check signal from FPGA. */
Marek Vasut292260c2015-07-09 03:52:12 +0200107 if (!fpgamgr_test_fpga_ready()) {
108 /* FPGA not ready, do nothing. */
109 printf("%s: FPGA not ready, aborting.\n", __func__);
110 return;
Marek Vasutabb25f42014-09-08 14:08:45 +0200111 }
112
113 /* brdmodrst */
114 writel(0, &reset_manager_base->brg_mod_reset);
115
116 /* Remap the bridges into memory map */
117 writel(l3mask, SOCFPGA_L3REGS_ADDRESS);
118 }
119}
120#endif