blob: 4d1cdb507b5c39dcdd98f62d1ef746fc093eb74e [file] [log] [blame]
Mike Frysinger9417d9a2008-10-12 21:49:28 -04001/*
Bin Menga1875592016-02-05 19:30:11 -08002 * U-Boot - Configuration file for TCM-BF537 board
Mike Frysinger9417d9a2008-10-12 21:49:28 -04003 */
4
5#ifndef __CONFIG_TCM_BF537_H__
6#define __CONFIG_TCM_BF537_H__
7
Mike Frysingerf348ab82009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysinger9417d9a2008-10-12 21:49:28 -04009
Mike Frysinger9417d9a2008-10-12 21:49:28 -040010/*
11 * Processor Settings
12 */
Mike Frysingerfbcf8e82010-12-23 14:58:37 -050013#define CONFIG_BFIN_CPU bf537-0.2
Mike Frysinger9417d9a2008-10-12 21:49:28 -040014#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
15
Mike Frysinger9417d9a2008-10-12 21:49:28 -040016/*
17 * Clock Settings
18 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
19 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
20 */
21/* CONFIG_CLKIN_HZ is any value in Hz */
22#define CONFIG_CLKIN_HZ 25000000
23/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
24/* 1 = CLKIN / 2 */
25#define CONFIG_CLKIN_HALF 0
26/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
27/* 1 = bypass PLL */
28#define CONFIG_PLL_BYPASS 0
29/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
30/* Values can range from 0-63 (where 0 means 64) */
31#define CONFIG_VCO_MULT 21
32/* CCLK_DIV controls the core clock divider */
33/* Values can be 1, 2, 4, or 8 ONLY */
34#define CONFIG_CCLK_DIV 1
35/* SCLK_DIV controls the system clock divider */
36/* Values can range from 1-15 */
37#define CONFIG_SCLK_DIV 4
38
Harald Krapfenbauerfd04a052009-10-14 08:37:32 -040039/* Decrease core voltage */
40#define CONFIG_VR_CTL_VAL (VLEV_115 | CLKBUFOE | GAIN_20 | FREQ_1000)
41
Mike Frysinger9417d9a2008-10-12 21:49:28 -040042/*
43 * Memory Settings
44 */
45#define CONFIG_MEM_ADD_WDTH 9
46#define CONFIG_MEM_SIZE 32
47
48#define CONFIG_EBIU_SDRRC_VAL 0x3f8
49#define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
50
51#define CONFIG_EBIU_AMGCTL_VAL (AMBEN_ALL)
52#define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
53#define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
54
Sonic Zhang6e6b2212013-12-09 12:45:29 +080055#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mike Frysinger9417d9a2008-10-12 21:49:28 -040056#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
57
Mike Frysinger9417d9a2008-10-12 21:49:28 -040058/*
59 * Network Settings
60 */
Mike Frysinger9417d9a2008-10-12 21:49:28 -040061#ifndef __ADSPBF534__
62#define ADI_CMDS_NETWORK 1
63#define CONFIG_BFIN_MAC
Harald Krapfenbauerfff18be2011-05-17 15:25:54 -040064#define CONFIG_SMC911X 1
65#define CONFIG_SMC911X_BASE 0x20308000
66#define CONFIG_SMC911X_16_BIT
Mike Frysinger9417d9a2008-10-12 21:49:28 -040067#define CONFIG_NETCONSOLE 1
Mike Frysinger9417d9a2008-10-12 21:49:28 -040068#endif
69#define CONFIG_HOSTNAME tcm-bf537
Mike Frysinger9417d9a2008-10-12 21:49:28 -040070
71/*
72 * Flash Settings
73 */
74#define CONFIG_FLASH_CFI_DRIVER
75#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
76#define CONFIG_SYS_FLASH_BASE 0x20000000
77#define CONFIG_SYS_FLASH_CFI
78#define CONFIG_SYS_FLASH_PROTECTION
79#define CONFIG_SYS_MAX_FLASH_BANKS 1
80#define CONFIG_SYS_MAX_FLASH_SECT 67
81
Mike Frysinger9417d9a2008-10-12 21:49:28 -040082/*
Harald Krapfenbauerc94101a2011-05-17 15:39:54 -040083 * SPI Settings
84 */
85#define CONFIG_BFIN_SPI
86#define CONFIG_ENV_SPI_MAX_HZ 30000000
87
Harald Krapfenbauerc94101a2011-05-17 15:39:54 -040088/*
Mike Frysinger9417d9a2008-10-12 21:49:28 -040089 * Env Storage Settings
90 */
91#define CONFIG_ENV_IS_IN_FLASH 1
Harald Krapfenbauerba5c1222011-05-17 15:45:36 -040092#define CONFIG_ENV_OFFSET 0x8000
93#define CONFIG_ENV_SIZE 0x8000
94#define CONFIG_ENV_SECT_SIZE 0x8000
95#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
Mike Frysinger9417d9a2008-10-12 21:49:28 -040096#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
97#define ENV_IS_EMBEDDED
Mike Frysinger9417d9a2008-10-12 21:49:28 -040098#endif
Mike Frysinger9ff67e52009-06-14 06:29:07 -040099#ifdef ENV_IS_EMBEDDED
100/* WARNING - the following is hand-optimized to fit within
101 * the sector before the environment sector. If it throws
102 * an error during compilation remove an object here to get
103 * it linked after the configuration sector.
104 */
105# define LDS_BOARD_TEXT \
Masahiro Yamadae2906a52013-11-11 14:36:00 +0900106 arch/blackfin/lib/built-in.o (.text*); \
107 arch/blackfin/cpu/built-in.o (.text*); \
Mike Frysinger9ff67e52009-06-14 06:29:07 -0400108 . = DEFINED(env_offset) ? env_offset : .; \
Mike Frysingerc70e7dd2010-11-19 19:28:56 -0500109 common/env_embedded.o (.text*);
Mike Frysinger9ff67e52009-06-14 06:29:07 -0400110#endif
Mike Frysinger9417d9a2008-10-12 21:49:28 -0400111
Mike Frysinger9417d9a2008-10-12 21:49:28 -0400112/*
113 * I2C Settings
114 */
Scott Jiangc4697032014-11-13 15:30:55 +0800115#define CONFIG_SYS_I2C
Scott Jiangfea9b692014-11-13 15:30:53 +0800116#define CONFIG_SYS_I2C_ADI
Mike Frysinger9417d9a2008-10-12 21:49:28 -0400117
Mike Frysinger9417d9a2008-10-12 21:49:28 -0400118/*
Harald Krapfenbauerc94101a2011-05-17 15:39:54 -0400119 * SPI_MMC Settings
120 */
Harald Krapfenbauerc94101a2011-05-17 15:39:54 -0400121#define CONFIG_MMC_SPI
122
123/*
Mike Frysinger9417d9a2008-10-12 21:49:28 -0400124 * Misc Settings
125 */
126#define CONFIG_BAUDRATE 115200
127#define CONFIG_MISC_INIT_R
128#define CONFIG_RTC_BFIN
129#define CONFIG_UART_CONSOLE 0
Harald Krapfenbauerfd04a052009-10-14 08:37:32 -0400130#define CONFIG_BOOTCOMMAND "run flashboot"
131#define FLASHBOOT_ENV_SETTINGS \
Harald Krapfenbauerba5c1222011-05-17 15:45:36 -0400132 "flashboot=flread 20040000 1000000 300000;" \
Harald Krapfenbauerfd04a052009-10-14 08:37:32 -0400133 "bootm 0x1000000\0"
Sonic Zhang6e6b2212013-12-09 12:45:29 +0800134#define CONFIG_BOARD_SIZE_LIMIT $$((384 * 1024))
Mike Frysinger9417d9a2008-10-12 21:49:28 -0400135
136/*
137 * Pull in common ADI header for remaining command/environment setup
138 */
139#include <configs/bfin_adi_common.h>
140
Mike Frysinger9417d9a2008-10-12 21:49:28 -0400141#endif