blob: 54212f1a6684e842facef343b8e6d318c57b9cf7 [file] [log] [blame]
wdenk12f34242003-09-02 22:48:03 +00001/*
2 * (C) Copyright 2001
3 * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
wdenk12f34242003-09-02 22:48:03 +000031#ifndef __ASSEMBLY__
32#include <galileo/core.h>
33#endif
34
35#include "../board/evb64260/local.h"
36
37/*
38 * High Level Configuration Options
39 * (easy to change)
40 */
41
42#define CONFIG_P3G4 1 /* this is a P3G4 board */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043#define CONFIG_SYS_GT_6426x GT_64260 /* with a 64260 system controller */
wdenk12f34242003-09-02 22:48:03 +000044
Wolfgang Denk2ae18242010-10-06 09:05:45 +020045#define CONFIG_SYS_TEXT_BASE 0xfff00000
46
Wolfgang Denk53677ef2008-05-20 16:00:29 +020047#define CONFIG_BAUDRATE 115200 /* console baudrate = 115200 */
wdenk12f34242003-09-02 22:48:03 +000048
49#undef CONFIG_ECC /* enable ECC support */
50/* #define CONFIG_EVB64260_750CX 1 */ /* Support the EVB-64260-750CX Board */
51
52/* which initialization functions to call for this board */
53#define CONFIG_MISC_INIT_R 1
wdenkc837dcb2004-01-20 23:12:12 +000054#define CONFIG_BOARD_EARLY_INIT_F 1
wdenk12f34242003-09-02 22:48:03 +000055
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_BOARD_NAME "P3G4"
wdenk12f34242003-09-02 22:48:03 +000057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#undef CONFIG_SYS_HUSH_PARSER
59#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk12f34242003-09-02 22:48:03 +000060
61/*
62 * The following defines let you select what serial you want to use
63 * for your console driver.
64 *
65 * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
66 * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
67 */
68#define CONFIG_MPSC
stroesedcb2f952005-05-03 06:06:41 +000069#define CONFIG_MPSC_PORT 0
wdenk12f34242003-09-02 22:48:03 +000070
71#define CONFIG_NET_MULTI /* attempt all available adapters */
72
73/* define this if you want to enable GT MAC filtering */
74#define CONFIG_GT_USE_MAC_HASH_TABLE
75
76#undef CONFIG_ETHER_PORT_MII /* use RMII */
77
stroesedcb2f952005-05-03 06:06:41 +000078#if 0
wdenk12f34242003-09-02 22:48:03 +000079#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
80#else
81#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
82#endif
83#define CONFIG_ZERO_BOOTDELAY_CHECK
84
stroesedcb2f952005-05-03 06:06:41 +000085#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010086 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
stroesedcb2f952005-05-03 06:06:41 +000087 "echo"
88
wdenk12f34242003-09-02 22:48:03 +000089#undef CONFIG_BOOTARGS
stroesedcb2f952005-05-03 06:06:41 +000090
91#define CONFIG_EXTRA_ENV_SETTINGS \
92 "netdev=eth0\0" \
93 "hostname=p3g4\0" \
94 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010095 "nfsroot=${serverip}:${rootpath}\0" \
stroesedcb2f952005-05-03 06:06:41 +000096 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010097 "addip=setenv bootargs ${bootargs} " \
98 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
99 ":${hostname}:${netdev}:off panic=1\0" \
100 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
stroesedcb2f952005-05-03 06:06:41 +0000101 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100102 "bootm ${kernel_addr}\0" \
stroesedcb2f952005-05-03 06:06:41 +0000103 "flash_self=run ramargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100104 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
105 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
stroesedcb2f952005-05-03 06:06:41 +0000106 "bootm\0" \
107 "rootpath=/opt/eldk/ppc_74xx\0" \
108 "bootfile=/tftpboot/p3g4/uImage\0" \
109 "kernel_addr=ff000000\0" \
110 "ramdisk_addr=ff010000\0" \
111 "load=tftp 100000 /tftpboot/p3g4/u-boot.bin\0" \
112 "update=protect off fff00000 fff3ffff;era fff00000 fff3ffff;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100113 "cp.b 100000 fff00000 ${filesize};" \
stroesedcb2f952005-05-03 06:06:41 +0000114 "setenv filesize;saveenv\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100115 "upd=run load update\0" \
stroesedcb2f952005-05-03 06:06:41 +0000116 ""
117#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk12f34242003-09-02 22:48:03 +0000118
119#define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
wdenk12f34242003-09-02 22:48:03 +0000121
122#undef CONFIG_WATCHDOG /* watchdog disabled */
123#undef CONFIG_ALTIVEC /* undef to disable */
124
Jon Loeliger18225e82007-07-09 21:31:24 -0500125/*
126 * BOOTP options
127 */
128#define CONFIG_BOOTP_SUBNETMASK
129#define CONFIG_BOOTP_GATEWAY
130#define CONFIG_BOOTP_HOSTNAME
131#define CONFIG_BOOTP_BOOTPATH
132#define CONFIG_BOOTP_BOOTFILESIZE
133
wdenk12f34242003-09-02 22:48:03 +0000134
wdenk149dded2003-09-10 18:20:28 +0000135#define CONFIG_TIMESTAMP /* Print image info with timestamp */
wdenk12f34242003-09-02 22:48:03 +0000136
wdenk12f34242003-09-02 22:48:03 +0000137
Jon Loeligeracf02692007-07-08 14:49:44 -0500138/*
139 * Command line configuration.
140 */
141#include <config_cmd_default.h>
142
143#define CONFIG_CMD_ASKENV
144#define CONFIG_CMD_DHCP
145#define CONFIG_CMD_PCI
146#define CONFIG_CMD_ELF
147#define CONFIG_CMD_MII
148#define CONFIG_CMD_PING
149#define CONFIG_CMD_UNIVERSE
150#define CONFIG_CMD_BSP
151
wdenk12f34242003-09-02 22:48:03 +0000152
153/*
154 * Miscellaneous configurable options
155 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_LONGHELP /* undef to save memory */
157#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligeracf02692007-07-08 14:49:44 -0500158#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000160#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000162#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
164#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
165#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
168#define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
wdenk12f34242003-09-02 22:48:03 +0000169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_LOAD_ADDR 0x00300000 /* default load address */
wdenk12f34242003-09-02 22:48:03 +0000171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
Wolfgang Denkee80fa72010-06-13 18:38:23 +0200173#define CONFIG_SYS_BUS_CLK 133000000 /* 133 MHz */
wdenk12f34242003-09-02 22:48:03 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk12f34242003-09-02 22:48:03 +0000176
177
178/*
179 * Low Level Configuration Settings
180 * (address mappings, register initial values, etc.)
181 * You should know what you are doing if you make changes here.
182 */
183
184/*-----------------------------------------------------------------------
185 * Definitions for initial stack pointer and data area
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200188#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for init data */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200190#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_INIT_RAM_LOCK
wdenk12f34242003-09-02 22:48:03 +0000192
193
194/*-----------------------------------------------------------------------
195 * Start addresses for the final memory configuration
196 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk12f34242003-09-02 22:48:03 +0000198 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_SDRAM_BASE 0x00000000
200#define CONFIG_SYS_FLASH_BASE 0xff000000
201#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
202#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200203#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
wdenk12f34242003-09-02 22:48:03 +0000205
206/* areas to map different things with the GT in physical space */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_DRAM_BANKS 1
208#define CONFIG_SYS_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
wdenk12f34242003-09-02 22:48:03 +0000209
210/* What to put in the bats. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_MISC_REGION_BASE 0xf0000000
wdenk12f34242003-09-02 22:48:03 +0000212
213/* Peripheral Device section */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_GT_REGS 0xf8000000
215#define CONFIG_SYS_DEV_BASE 0xff000000
wdenk12f34242003-09-02 22:48:03 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_DEV0_SPACE CONFIG_SYS_DEV_BASE
218#define CONFIG_SYS_DEV1_SPACE (CONFIG_SYS_DEV0_SPACE + CONFIG_SYS_DEV0_SIZE)
219#define CONFIG_SYS_DEV2_SPACE (CONFIG_SYS_DEV1_SPACE + CONFIG_SYS_DEV1_SIZE)
220#define CONFIG_SYS_DEV3_SPACE (CONFIG_SYS_DEV2_SPACE + CONFIG_SYS_DEV2_SIZE)
wdenk12f34242003-09-02 22:48:03 +0000221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_DEV0_SIZE _8M /* Flash bank */
223#define CONFIG_SYS_DEV1_SIZE 0 /* unused */
224#define CONFIG_SYS_DEV2_SIZE 0 /* unused */
225#define CONFIG_SYS_DEV3_SIZE 0 /* unused */
wdenk12f34242003-09-02 22:48:03 +0000226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_16BIT_BOOT_PAR 0xc01b5e7c
228#define CONFIG_SYS_DEV0_PAR CONFIG_SYS_16BIT_BOOT_PAR
wdenk12f34242003-09-02 22:48:03 +0000229
230#if 0 /* Wrong?? NTL */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_MPP_CONTROL_0 0x53541717 /* InitAct EOT[4] DBurst TCEn[1] */
wdenk12f34242003-09-02 22:48:03 +0000232 /* DMAAck[1:0] GNT0[1:0] */
233#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_MPP_CONTROL_0 0x53547777 /* InitAct EOT[4] DBurst TCEn[1] */
wdenk12f34242003-09-02 22:48:03 +0000235 /* REQ0[1:0] GNT0[1:0] */
236#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_MPP_CONTROL_1 0x44009911 /* TCEn[4] TCTcnt[4] GPP[13:12] */
wdenk12f34242003-09-02 22:48:03 +0000238 /* DMAReq[4] DMAAck[4] WDNMI WDE */
239#if 0 /* Wrong?? NTL */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_MPP_CONTROL_2 0x40091818 /* TCTcnt[0] GPP[22:21] BClkIn */
wdenk12f34242003-09-02 22:48:03 +0000241 /* DMAAck[1:0] GNT1[1:0] */
242#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_MPP_CONTROL_2 0x40098888 /* TCTcnt[0] */
wdenk12f34242003-09-02 22:48:03 +0000244 /* GPP[22] (RS232IntB or PCI1Int) */
245 /* GPP[21] (RS323IntA) */
246 /* BClkIn */
247 /* REQ1[1:0] GNT1[1:0] */
248#endif
249
250#if 0 /* Wrong?? NTL */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251# define CONFIG_SYS_MPP_CONTROL_3 0x00090066 /* GPP[31:29] BClkOut0 */
wdenk12f34242003-09-02 22:48:03 +0000252 /* GPP[27:26] Int[1:0] */
253#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254# define CONFIG_SYS_MPP_CONTROL_3 0x22090066 /* MREQ MGNT */
wdenk12f34242003-09-02 22:48:03 +0000255 /* GPP[29] (PCI1Int) */
256 /* BClkOut0 */
257 /* GPP[27] (PCI0Int) */
258 /* GPP[26] (RtcInt or PCI1Int) */
259 /* CPUInt[25:24] */
260#endif
261
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_SERIAL_PORT_MUX 0x00001102 /* 11=MPSC1/MPSC0 02=ETH 0 and 2 RMII */
wdenk12f34242003-09-02 22:48:03 +0000263
264#if 0 /* Wrong?? - NTL */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265# define CONFIG_SYS_GPP_LEVEL_CONTROL 0x000002c6
wdenk12f34242003-09-02 22:48:03 +0000266#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267# define CONFIG_SYS_GPP_LEVEL_CONTROL 0x2c600000 /* 0010 1100 0110 0000 */
wdenk12f34242003-09-02 22:48:03 +0000268 /* gpp[29] */
269 /* gpp[27:26] */
270 /* gpp[22:21] */
271
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272# define CONFIG_SYS_SDRAM_CONFIG 0xd8e18200 /* 0x448 */
wdenk12f34242003-09-02 22:48:03 +0000273 /* idmas use buffer 1,1
274 comm use buffer 0
275 pci use buffer 1,1
276 cpu use buffer 0
277 normal load (see also ifdef HVL)
278 standard SDRAM (see also ifdef REG)
279 non staggered refresh */
280 /* 31:26 25 23 20 19 18 16 */
281 /* 110110 00 111 0 0 00 1 */
282 /* refresh_count=0x200
283 phisical interleaving disable
284 virtual interleaving enable */
285 /* 15 14 13:0 */
286 /* 1 0 0x200 */
287#endif
288
289#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_DUART_IO CONFIG_SYS_DEV2_SPACE
291#define CONFIG_SYS_DUART_CHAN 1 /* channel to use for console */
wdenk12f34242003-09-02 22:48:03 +0000292#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#undef CONFIG_SYS_INIT_CHAN1
294#undef CONFIG_SYS_INIT_CHAN2
wdenk12f34242003-09-02 22:48:03 +0000295#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define SRAM_BASE CONFIG_SYS_DEV0_SPACE
wdenk12f34242003-09-02 22:48:03 +0000297#define SRAM_SIZE 0x00100000 /* 1 MB of sram */
298#endif
299
300
301/*-----------------------------------------------------------------------
302 * PCI stuff
303 *-----------------------------------------------------------------------
304 */
305
306#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
307#define PCI_HOST_FORCE 1 /* configure as pci host */
308#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
309
310#define CONFIG_PCI /* include pci support */
311#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
312#define CONFIG_PCI_PNP /* do pci plug-and-play */
313
314/* PCI MEMORY MAP section */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_PCI0_MEM_BASE 0x80000000
316#define CONFIG_SYS_PCI0_MEM_SIZE _128M
317#define CONFIG_SYS_PCI0_0_MEM_SPACE (CONFIG_SYS_PCI0_MEM_BASE)
stroesedcb2f952005-05-03 06:06:41 +0000318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_PCI1_MEM_BASE 0x88000000
320#define CONFIG_SYS_PCI1_MEM_SIZE _128M
321#define CONFIG_SYS_PCI1_0_MEM_SPACE (CONFIG_SYS_PCI1_MEM_BASE)
wdenk12f34242003-09-02 22:48:03 +0000322
wdenk12f34242003-09-02 22:48:03 +0000323/* PCI I/O MAP section */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_PCI0_IO_BASE 0xfa000000
325#define CONFIG_SYS_PCI0_IO_SIZE _16M
326#define CONFIG_SYS_PCI0_IO_SPACE (CONFIG_SYS_PCI0_IO_BASE)
327#define CONFIG_SYS_PCI0_IO_SPACE_PCI 0x00000000
stroesedcb2f952005-05-03 06:06:41 +0000328
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_PCI1_IO_BASE 0xfb000000
330#define CONFIG_SYS_PCI1_IO_SIZE _16M
331#define CONFIG_SYS_PCI1_IO_SPACE (CONFIG_SYS_PCI1_IO_BASE)
332#define CONFIG_SYS_PCI1_IO_SPACE_PCI 0x00000000
wdenk12f34242003-09-02 22:48:03 +0000333
334/*----------------------------------------------------------------------
335 * Initial BAT mappings
336 */
337
338/* NOTES:
339 * 1) GUARDED and WRITE_THRU not allowed in IBATS
340 * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
341 */
342
343/* SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
345#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
346#define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
347#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
wdenk12f34242003-09-02 22:48:03 +0000348
349/* init ram */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
351#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
352#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
353#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
wdenk12f34242003-09-02 22:48:03 +0000354
355/* PCI0, PCI1 in one BAT */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_IBAT2L BATL_NO_ACCESS
357#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
358#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
359#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenk12f34242003-09-02 22:48:03 +0000360
361/* GT regs, bootrom, all the devices, PCI I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
363#define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
364#define CONFIG_SYS_DBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
365#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenk12f34242003-09-02 22:48:03 +0000366
367/* I2C speed and slave address (for compatability) defaults */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_I2C_SPEED 400000
369#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk12f34242003-09-02 22:48:03 +0000370
371/* I2C addresses for the two DIMM SPD chips */
372#ifndef CONFIG_EVB64260_750CX
373#define DIMM0_I2C_ADDR 0x56
374#define DIMM1_I2C_ADDR 0x54
375#else /* CONFIG_EVB64260_750CX - only has 1 DIMM */
376#define DIMM0_I2C_ADDR 0x54
377#define DIMM1_I2C_ADDR 0x54
378#endif
379
380/*
381 * For booting Linux, the board info and command line data
382 * have to be in the first 8 MB of memory, since this is
383 * the maximum mapped by the Linux kernel during initialization.
384 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
wdenk12f34242003-09-02 22:48:03 +0000386
387/*-----------------------------------------------------------------------
388 * FLASH organization
389 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
391#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
wdenk12f34242003-09-02 22:48:03 +0000392
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_EXTRA_FLASH_DEVICE BOOT_DEVICE
394#define CONFIG_SYS_EXTRA_FLASH_WIDTH 2 /* 16 bit */
395#define CONFIG_SYS_BOOT_FLASH_WIDTH 2 /* 16 bit */
wdenk12f34242003-09-02 22:48:03 +0000396
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
398#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
399#define CONFIG_SYS_FLASH_CFI 1
wdenk12f34242003-09-02 22:48:03 +0000400
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200401#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200402#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
403#define CONFIG_ENV_SECT_SIZE 0x20000
404#define CONFIG_ENV_ADDR 0xFFFE0000
wdenk12f34242003-09-02 22:48:03 +0000405
406/*-----------------------------------------------------------------------
407 * Cache Configuration
408 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
Jon Loeligeracf02692007-07-08 14:49:44 -0500410#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk12f34242003-09-02 22:48:03 +0000412#endif
413
414/*-----------------------------------------------------------------------
415 * L2CR setup -- make sure this is right for your board!
416 * look in include/74xx_7xx.h for the defines used here
417 */
418
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_L2
wdenk12f34242003-09-02 22:48:03 +0000420
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200421#define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
422 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
wdenk12f34242003-09-02 22:48:03 +0000423
424#define L2_ENABLE (L2_INIT | L2CR_L2E)
425
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_BOARD_ASM_INIT 1
wdenk12f34242003-09-02 22:48:03 +0000427
428
429#endif /* __CONFIG_H */