Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2006 Ben Warren, Qstreams Networks Inc. |
Stefan Roese | a47a12b | 2010-04-15 16:07:28 +0200 | [diff] [blame] | 4 | * With help from the common/soft_spi and arch/powerpc/cpu/mpc8260 drivers |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
Rasmus Villemoes | 4856cc7 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 8 | #include <clk.h> |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 9 | #include <dm.h> |
| 10 | #include <errno.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 11 | #include <log.h> |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 12 | #include <malloc.h> |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 13 | #include <spi.h> |
| 14 | #include <asm/mpc8xxx_spi.h> |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 15 | #include <asm-generic/gpio.h> |
Rasmus Villemoes | cffedec | 2020-04-20 16:13:41 +0200 | [diff] [blame] | 16 | #include <dm/device_compat.h> |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 17 | #include <linux/bitops.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 18 | #include <linux/delay.h> |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 19 | |
Mario Six | 6ea9395 | 2019-04-29 01:58:41 +0530 | [diff] [blame] | 20 | enum { |
| 21 | SPI_EV_NE = BIT(31 - 22), /* Receiver Not Empty */ |
| 22 | SPI_EV_NF = BIT(31 - 23), /* Transmitter Not Full */ |
| 23 | }; |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 24 | |
Mario Six | 6ea9395 | 2019-04-29 01:58:41 +0530 | [diff] [blame] | 25 | enum { |
| 26 | SPI_MODE_LOOP = BIT(31 - 1), /* Loopback mode */ |
| 27 | SPI_MODE_CI = BIT(31 - 2), /* Clock invert */ |
| 28 | SPI_MODE_CP = BIT(31 - 3), /* Clock phase */ |
| 29 | SPI_MODE_DIV16 = BIT(31 - 4), /* Divide clock source by 16 */ |
| 30 | SPI_MODE_REV = BIT(31 - 5), /* Reverse mode - MSB first */ |
| 31 | SPI_MODE_MS = BIT(31 - 6), /* Always master */ |
| 32 | SPI_MODE_EN = BIT(31 - 7), /* Enable interface */ |
| 33 | |
| 34 | SPI_MODE_LEN_MASK = 0xf00000, |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 35 | SPI_MODE_LEN_SHIFT = 20, |
Rasmus Villemoes | 4856cc7 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 36 | SPI_MODE_PM_SHIFT = 16, |
Mario Six | 6ea9395 | 2019-04-29 01:58:41 +0530 | [diff] [blame] | 37 | SPI_MODE_PM_MASK = 0xf0000, |
| 38 | |
| 39 | SPI_COM_LST = BIT(31 - 9), |
| 40 | }; |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 41 | |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 42 | struct mpc8xxx_priv { |
| 43 | spi8xxx_t *spi; |
| 44 | struct gpio_desc gpios[16]; |
Rasmus Villemoes | 1a7b462 | 2020-02-11 15:20:24 +0000 | [diff] [blame] | 45 | int cs_count; |
Rasmus Villemoes | 4856cc7 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 46 | ulong clk_rate; |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 47 | }; |
| 48 | |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 49 | #define SPI_TIMEOUT 1000 |
| 50 | |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 51 | static int mpc8xxx_spi_of_to_plat(struct udevice *dev) |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 52 | { |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 53 | struct mpc8xxx_priv *priv = dev_get_priv(dev); |
Rasmus Villemoes | 4856cc7 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 54 | struct clk clk; |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 55 | int ret; |
| 56 | |
| 57 | priv->spi = (spi8xxx_t *)dev_read_addr(dev); |
| 58 | |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 59 | ret = gpio_request_list_by_name(dev, "gpios", priv->gpios, |
| 60 | ARRAY_SIZE(priv->gpios), GPIOD_IS_OUT | GPIOD_ACTIVE_LOW); |
| 61 | if (ret < 0) |
| 62 | return -EINVAL; |
| 63 | |
Rasmus Villemoes | 1a7b462 | 2020-02-11 15:20:24 +0000 | [diff] [blame] | 64 | priv->cs_count = ret; |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 65 | |
Rasmus Villemoes | 4856cc7 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 66 | ret = clk_get_by_index(dev, 0, &clk); |
| 67 | if (ret) { |
| 68 | dev_err(dev, "%s: clock not defined\n", __func__); |
| 69 | return ret; |
| 70 | } |
| 71 | |
| 72 | priv->clk_rate = clk_get_rate(&clk); |
| 73 | if (!priv->clk_rate) { |
| 74 | dev_err(dev, "%s: failed to get clock rate\n", __func__); |
| 75 | return -EINVAL; |
| 76 | } |
| 77 | |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 78 | return 0; |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 79 | } |
| 80 | |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 81 | static int mpc8xxx_spi_probe(struct udevice *dev) |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 82 | { |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 83 | struct mpc8xxx_priv *priv = dev_get_priv(dev); |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 84 | spi8xxx_t *spi = priv->spi; |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 85 | |
Kim Phillips | 2956acd | 2008-01-17 12:48:00 -0600 | [diff] [blame] | 86 | /* |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 87 | * SPI pins on the MPC83xx are not muxed, so all we do is initialize |
| 88 | * some registers |
Kim Phillips | 2956acd | 2008-01-17 12:48:00 -0600 | [diff] [blame] | 89 | */ |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 90 | out_be32(&priv->spi->mode, SPI_MODE_REV | SPI_MODE_MS); |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 91 | |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 92 | /* set len to 8 bits */ |
| 93 | setbits_be32(&spi->mode, (8 - 1) << SPI_MODE_LEN_SHIFT); |
| 94 | |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 95 | setbits_be32(&spi->mode, SPI_MODE_EN); |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 96 | |
| 97 | /* Clear all SPI events */ |
| 98 | setbits_be32(&priv->spi->event, 0xffffffff); |
| 99 | /* Mask all SPI interrupts */ |
| 100 | clrbits_be32(&priv->spi->mask, 0xffffffff); |
| 101 | /* LST bit doesn't do anything, so disregard */ |
| 102 | out_be32(&priv->spi->com, 0); |
| 103 | |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 104 | return 0; |
| 105 | } |
| 106 | |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 107 | static void mpc8xxx_spi_cs_activate(struct udevice *dev) |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 108 | { |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 109 | struct mpc8xxx_priv *priv = dev_get_priv(dev->parent); |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 110 | struct dm_spi_slave_plat *plat = dev_get_parent_plat(dev); |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 111 | |
Simon Glass | caa4daa | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 112 | dm_gpio_set_value(&priv->gpios[plat->cs], 1); |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 113 | } |
| 114 | |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 115 | static void mpc8xxx_spi_cs_deactivate(struct udevice *dev) |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 116 | { |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 117 | struct mpc8xxx_priv *priv = dev_get_priv(dev->parent); |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 118 | struct dm_spi_slave_plat *plat = dev_get_parent_plat(dev); |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 119 | |
Simon Glass | caa4daa | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 120 | dm_gpio_set_value(&priv->gpios[plat->cs], 0); |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | static int mpc8xxx_spi_xfer(struct udevice *dev, uint bitlen, |
| 124 | const void *dout, void *din, ulong flags) |
| 125 | { |
| 126 | struct udevice *bus = dev->parent; |
| 127 | struct mpc8xxx_priv *priv = dev_get_priv(bus); |
| 128 | spi8xxx_t *spi = priv->spi; |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 129 | struct dm_spi_slave_plat *plat = dev_get_parent_plat(dev); |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 130 | u32 tmpdin = 0, tmpdout = 0, n; |
| 131 | const u8 *cout = dout; |
| 132 | u8 *cin = din; |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 133 | |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 134 | debug("%s: slave %s:%u dout %08X din %08X bitlen %u\n", __func__, |
Simon Glass | caa4daa | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 135 | bus->name, plat->cs, (uint)dout, (uint)din, bitlen); |
| 136 | if (plat->cs >= priv->cs_count) { |
Rasmus Villemoes | 1a7b462 | 2020-02-11 15:20:24 +0000 | [diff] [blame] | 137 | dev_err(dev, "chip select index %d too large (cs_count=%d)\n", |
Simon Glass | caa4daa | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 138 | plat->cs, priv->cs_count); |
Rasmus Villemoes | 1a7b462 | 2020-02-11 15:20:24 +0000 | [diff] [blame] | 139 | return -EINVAL; |
| 140 | } |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 141 | if (bitlen % 8) { |
| 142 | printf("*** spi_xfer: bitlen must be multiple of 8\n"); |
| 143 | return -ENOTSUPP; |
| 144 | } |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 145 | |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 146 | if (flags & SPI_XFER_BEGIN) |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 147 | mpc8xxx_spi_cs_activate(dev); |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 148 | |
Mario Six | d93fe31 | 2019-04-29 01:58:37 +0530 | [diff] [blame] | 149 | /* Clear all SPI events */ |
Mario Six | 1a907e4 | 2019-04-29 01:58:42 +0530 | [diff] [blame] | 150 | setbits_be32(&spi->event, 0xffffffff); |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 151 | n = bitlen / 8; |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 152 | |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 153 | /* Handle data in 8-bit chunks */ |
| 154 | while (n--) { |
Mario Six | 67adbae | 2019-04-29 01:58:52 +0530 | [diff] [blame] | 155 | ulong start; |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 156 | |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 157 | if (cout) |
| 158 | tmpdout = *cout++; |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 159 | |
Mario Six | d93fe31 | 2019-04-29 01:58:37 +0530 | [diff] [blame] | 160 | /* Write the data out */ |
Mario Six | 1a907e4 | 2019-04-29 01:58:42 +0530 | [diff] [blame] | 161 | out_be32(&spi->tx, tmpdout); |
Mario Six | d93fe31 | 2019-04-29 01:58:37 +0530 | [diff] [blame] | 162 | |
Mario Six | fabe6c4 | 2019-04-29 01:58:40 +0530 | [diff] [blame] | 163 | debug("*** %s: ... %08x written\n", __func__, tmpdout); |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 164 | |
Kim Phillips | 2956acd | 2008-01-17 12:48:00 -0600 | [diff] [blame] | 165 | /* |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 166 | * Wait for SPI transmit to get out |
| 167 | * or time out (1 second = 1000 ms) |
| 168 | * The NE event must be read and cleared first |
Kim Phillips | 2956acd | 2008-01-17 12:48:00 -0600 | [diff] [blame] | 169 | */ |
Mario Six | 67adbae | 2019-04-29 01:58:52 +0530 | [diff] [blame] | 170 | start = get_timer(0); |
| 171 | do { |
Mario Six | 65f88e0 | 2019-04-29 01:58:46 +0530 | [diff] [blame] | 172 | u32 event = in_be32(&spi->event); |
Mario Six | 6409c61 | 2019-04-29 01:58:44 +0530 | [diff] [blame] | 173 | bool have_ne = event & SPI_EV_NE; |
| 174 | bool have_nf = event & SPI_EV_NF; |
| 175 | |
Mario Six | e4da4c2 | 2019-04-29 01:58:45 +0530 | [diff] [blame] | 176 | if (!have_ne) |
| 177 | continue; |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 178 | |
Mario Six | e4da4c2 | 2019-04-29 01:58:45 +0530 | [diff] [blame] | 179 | tmpdin = in_be32(&spi->rx); |
| 180 | setbits_be32(&spi->event, SPI_EV_NE); |
| 181 | |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 182 | if (cin) |
| 183 | *cin++ = tmpdin; |
Mario Six | e4da4c2 | 2019-04-29 01:58:45 +0530 | [diff] [blame] | 184 | |
Kim Phillips | 2956acd | 2008-01-17 12:48:00 -0600 | [diff] [blame] | 185 | /* |
| 186 | * Only bail when we've had both NE and NF events. |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 187 | * This will cause timeouts on RO devices, so maybe |
| 188 | * in the future put an arbitrary delay after writing |
Kim Phillips | 2956acd | 2008-01-17 12:48:00 -0600 | [diff] [blame] | 189 | * the device. Arbitrary delays suck, though... |
| 190 | */ |
Mario Six | e4da4c2 | 2019-04-29 01:58:45 +0530 | [diff] [blame] | 191 | if (have_nf) |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 192 | break; |
Mario Six | e4da4c2 | 2019-04-29 01:58:45 +0530 | [diff] [blame] | 193 | |
Mario Six | 67adbae | 2019-04-29 01:58:52 +0530 | [diff] [blame] | 194 | mdelay(1); |
| 195 | } while (get_timer(start) < SPI_TIMEOUT); |
| 196 | |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 197 | if (get_timer(start) >= SPI_TIMEOUT) { |
Mario Six | fabe6c4 | 2019-04-29 01:58:40 +0530 | [diff] [blame] | 198 | debug("*** %s: Time out during SPI transfer\n", |
| 199 | __func__); |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 200 | return -ETIMEDOUT; |
| 201 | } |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 202 | |
Mario Six | fabe6c4 | 2019-04-29 01:58:40 +0530 | [diff] [blame] | 203 | debug("*** %s: transfer ended. Value=%08x\n", __func__, tmpdin); |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 204 | } |
| 205 | |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 206 | if (flags & SPI_XFER_END) |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 207 | mpc8xxx_spi_cs_deactivate(dev); |
Kim Phillips | 2956acd | 2008-01-17 12:48:00 -0600 | [diff] [blame] | 208 | |
Ben Warren | 04a9e11 | 2008-01-16 22:37:35 -0500 | [diff] [blame] | 209 | return 0; |
| 210 | } |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 211 | |
| 212 | static int mpc8xxx_spi_set_speed(struct udevice *dev, uint speed) |
| 213 | { |
Rasmus Villemoes | 4856cc7 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 214 | struct mpc8xxx_priv *priv = dev_get_priv(dev); |
| 215 | spi8xxx_t *spi = priv->spi; |
| 216 | u32 bits, mask, div16, pm; |
| 217 | u32 mode; |
| 218 | ulong clk; |
| 219 | |
| 220 | clk = priv->clk_rate; |
| 221 | if (clk / 64 > speed) { |
| 222 | div16 = SPI_MODE_DIV16; |
| 223 | clk /= 16; |
| 224 | } else { |
| 225 | div16 = 0; |
| 226 | } |
| 227 | pm = (clk - 1)/(4*speed) + 1; |
| 228 | if (pm > 16) { |
| 229 | dev_err(dev, "requested speed %u too small\n", speed); |
| 230 | return -EINVAL; |
| 231 | } |
| 232 | pm--; |
| 233 | |
| 234 | bits = div16 | (pm << SPI_MODE_PM_SHIFT); |
| 235 | mask = SPI_MODE_DIV16 | SPI_MODE_PM_MASK; |
| 236 | mode = in_be32(&spi->mode); |
| 237 | if ((mode & mask) != bits) { |
| 238 | /* Must clear mode[EN] while changing speed. */ |
| 239 | mode &= ~(mask | SPI_MODE_EN); |
| 240 | out_be32(&spi->mode, mode); |
| 241 | mode |= bits; |
| 242 | out_be32(&spi->mode, mode); |
| 243 | mode |= SPI_MODE_EN; |
| 244 | out_be32(&spi->mode, mode); |
| 245 | } |
| 246 | |
| 247 | debug("requested speed %u, set speed to %lu/(%s4*%u) == %lu\n", |
| 248 | speed, priv->clk_rate, div16 ? "16*" : "", pm + 1, |
| 249 | clk/(4*(pm + 1))); |
| 250 | |
Rasmus Villemoes | 391c400 | 2020-02-11 15:20:25 +0000 | [diff] [blame] | 251 | return 0; |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 252 | } |
| 253 | |
| 254 | static int mpc8xxx_spi_set_mode(struct udevice *dev, uint mode) |
| 255 | { |
| 256 | /* TODO(mario.six@gdsys.cc): Using SPI_CPHA (for clock phase) and |
| 257 | * SPI_CPOL (for clock polarity) should work |
| 258 | */ |
| 259 | return 0; |
| 260 | } |
| 261 | |
| 262 | static const struct dm_spi_ops mpc8xxx_spi_ops = { |
| 263 | .xfer = mpc8xxx_spi_xfer, |
| 264 | .set_speed = mpc8xxx_spi_set_speed, |
| 265 | .set_mode = mpc8xxx_spi_set_mode, |
| 266 | /* |
| 267 | * cs_info is not needed, since we require all chip selects to be |
| 268 | * in the device tree explicitly |
| 269 | */ |
| 270 | }; |
| 271 | |
| 272 | static const struct udevice_id mpc8xxx_spi_ids[] = { |
| 273 | { .compatible = "fsl,spi" }, |
| 274 | { } |
| 275 | }; |
| 276 | |
| 277 | U_BOOT_DRIVER(mpc8xxx_spi) = { |
| 278 | .name = "mpc8xxx_spi", |
| 279 | .id = UCLASS_SPI, |
| 280 | .of_match = mpc8xxx_spi_ids, |
| 281 | .ops = &mpc8xxx_spi_ops, |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 282 | .of_to_plat = mpc8xxx_spi_of_to_plat, |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 283 | .probe = mpc8xxx_spi_probe, |
Simon Glass | 41575d8 | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 284 | .priv_auto = sizeof(struct mpc8xxx_priv), |
Jagan Teki | c1a3f1e | 2019-04-29 01:58:53 +0530 | [diff] [blame] | 285 | }; |