Stefan Roese | 5e7abce | 2010-09-11 09:31:43 +0200 | [diff] [blame^] | 1 | /* |
| 2 | * (C) Copyright 2010 |
| 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License as |
| 7 | * published by the Free Software Foundation; either version 2 of |
| 8 | * the License, or (at your option) any later version. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 18 | * MA 02111-1307 USA |
| 19 | */ |
| 20 | |
| 21 | #ifndef _PPC440SPE_H_ |
| 22 | #define _PPC440SPE_H_ |
| 23 | |
| 24 | #define CONFIG_SDRAM_PPC4xx_IBM_DDR2 /* IBM DDR(2) controller */ |
| 25 | |
| 26 | #define CONFIG_SYS_PPC4xx_PLB4_ARBITER |
| 27 | |
| 28 | /* |
| 29 | * Some SoC specific registers (not common for all 440 SoC's) |
| 30 | */ |
| 31 | |
| 32 | #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700) |
| 33 | |
| 34 | #define SDR0_PCI0 0x0300 |
| 35 | #define SDR0_SDSTP2 0x0022 |
| 36 | #define SDR0_SDSTP3 0x0023 |
| 37 | |
| 38 | #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13) |
| 39 | #define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15) |
| 40 | #define SDR0_SDSTP1_ERPN_MASK (0x80000000 >> 12) |
| 41 | #define SDR0_SDSTP1_ERPN_EBC 0 |
| 42 | #define SDR0_SDSTP1_ERPN_PCI (0x80000000 >> 12) |
| 43 | #define SDR0_SDSTP1_EBCW_MASK (0x80000000 >> 24) |
| 44 | #define SDR0_SDSTP1_EBCW_8_BITS 0 |
| 45 | #define SDR0_SDSTP1_EBCW_16_BITS (0x80000000 >> 24) |
| 46 | |
| 47 | #define SDR0_PFC1_EM_1000 (0x80000000 >> 10) |
| 48 | |
| 49 | #define SDR0_MFR_FIXD (0x80000000 >> 3) /* Workaround for PCI/DMA */ |
| 50 | |
| 51 | #define SDR0_PINSTP_BOOTSTRAP_MASK 0xC0000000 /* Strap Bits */ |
| 52 | #define SDR0_PINSTP_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0 |
| 53 | (EBC boot) */ |
| 54 | #define SDR0_PINSTP_BOOTSTRAP_SETTINGS1 0x40000000 /* Default strap settings 1 |
| 55 | (PCI boot) */ |
| 56 | #define SDR0_PINSTP_BOOTSTRAP_IIC_54_EN 0x80000000 /* Serial Device Enabled - |
| 57 | Addr = 0x54 */ |
| 58 | #define SDR0_PINSTP_BOOTSTRAP_IIC_50_EN 0xC0000000 /* Serial Device Enabled - |
| 59 | Addr = 0x50 */ |
| 60 | |
| 61 | #define SDR0_SRST0_DMC 0x00200000 |
| 62 | |
| 63 | #define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */ |
| 64 | #define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */ |
| 65 | #define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */ |
| 66 | #define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */ |
| 67 | #define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */ |
| 68 | #define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */ |
| 69 | #define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */ |
| 70 | #define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */ |
| 71 | #define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */ |
| 72 | |
| 73 | #define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */ |
| 74 | #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */ |
| 75 | #define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */ |
| 76 | #define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */ |
| 77 | #define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */ |
| 78 | #define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */ |
| 79 | |
| 80 | #define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */ |
| 81 | #define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */ |
| 82 | #define PRADV_MASK 0x07000000 /* Primary Divisor A */ |
| 83 | #define PRBDV_MASK 0x07000000 /* Primary Divisor B */ |
| 84 | #define SPCID_MASK 0x03000000 /* Sync PCI Divisor */ |
| 85 | |
| 86 | /* Strap 1 Register */ |
| 87 | #define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */ |
| 88 | #define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */ |
| 89 | #define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */ |
| 90 | #define PLLSYS1_RW_MASK 0x00300000 /* ROM width */ |
| 91 | #define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */ |
| 92 | #define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */ |
| 93 | #define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */ |
| 94 | #define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */ |
| 95 | #define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */ |
| 96 | #define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */ |
| 97 | #define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */ |
| 98 | #define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */ |
| 99 | #define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */ |
| 100 | #define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */ |
| 101 | #define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */ |
| 102 | #define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */ |
| 103 | #define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */ |
| 104 | #define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */ |
| 105 | |
| 106 | #define PCIL0_BRDGOPT1 (PCIL0_CFGBASE + 0x0040) |
| 107 | #define PCIL0_BRDGOPT2 (PCIL0_CFGBASE + 0x0044) |
| 108 | |
| 109 | #endif /* _PPC440SPE_H_ */ |