Dario Binacchi | d09f063 | 2020-12-30 00:06:32 +0100 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0+ |
| 2 | # |
| 3 | # Copyright (C) 2020 Dario Binacchi <dariobin@libero.it> |
| 4 | # |
| 5 | |
Dario Binacchi | 756d64e | 2020-12-30 00:06:34 +0100 | [diff] [blame] | 6 | config CLK_TI_AM3_DPLL |
| 7 | bool "TI AM33XX Digital Phase-Locked Loop (DPLL) clock drivers" |
| 8 | depends on CLK && OF_CONTROL |
| 9 | help |
| 10 | This enables the DPLL clock drivers support on AM33XX SoCs. The DPLL |
| 11 | provides all interface clocks and functional clocks to the processor. |
| 12 | |
Dario Binacchi | 215bd54 | 2020-12-30 00:06:39 +0100 | [diff] [blame] | 13 | config CLK_TI_CTRL |
| 14 | bool "TI OMAP4 clock controller" |
| 15 | depends on CLK && OF_CONTROL |
| 16 | help |
| 17 | This enables the clock controller driver support on TI's SoCs. |
| 18 | |
Dario Binacchi | ea45b8f | 2020-12-30 00:06:35 +0100 | [diff] [blame] | 19 | config CLK_TI_DIVIDER |
| 20 | bool "TI divider clock driver" |
| 21 | depends on CLK && OF_CONTROL && CLK_CCF |
| 22 | help |
| 23 | This enables the divider clock driver support on TI's SoCs. |
| 24 | |
Dario Binacchi | 58e1af9 | 2020-12-30 00:06:36 +0100 | [diff] [blame] | 25 | config CLK_TI_GATE |
| 26 | bool "TI gate clock driver" |
| 27 | depends on CLK && OF_CONTROL |
| 28 | help |
| 29 | This enables the gate clock driver support on TI's SoCs. |
| 30 | |
Dario Binacchi | d09f063 | 2020-12-30 00:06:32 +0100 | [diff] [blame] | 31 | config CLK_TI_MUX |
| 32 | bool "TI mux clock driver" |
| 33 | depends on CLK && OF_CONTROL && CLK_CCF |
| 34 | help |
| 35 | This enables the mux clock driver support on TI's SoCs. |
Dario Binacchi | 52b61c9 | 2020-12-30 00:16:20 +0100 | [diff] [blame] | 36 | |
| 37 | config CLK_TI_SCI |
| 38 | bool "TI System Control Interface (TI SCI) clock driver" |
| 39 | depends on CLK && TI_SCI_PROTOCOL && OF_CONTROL |
| 40 | help |
| 41 | This enables the clock driver support over TI System Control Interface |
| 42 | available on some new TI's SoCs. If you wish to use clock resources |
| 43 | managed by the TI System Controller, say Y here. Otherwise, say N. |