blob: bbee9df404a1d77952ec28fec62505139c9a0fef [file] [log] [blame]
Priyanka Jain58c3e622018-11-28 13:04:27 +00001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Yangbo Lu34f39ce2021-06-03 10:51:19 +08003 * Copyright 2018-2021 NXP
Priyanka Jain58c3e622018-11-28 13:04:27 +00004 */
5
6#ifndef __LX2_COMMON_H
7#define __LX2_COMMON_H
8
9#include <asm/arch/stream_id_lsch3.h>
10#include <asm/arch/config.h>
11#include <asm/arch/soc.h>
12
Tom Rini65cc0e22022-11-16 13:10:41 -050013#define CFG_SYS_FLASH_BASE 0x20000000
Priyanka Jain58c3e622018-11-28 13:04:27 +000014
Priyanka Jain58c3e622018-11-28 13:04:27 +000015/* DDR */
Priyanka Jain58c3e622018-11-28 13:04:27 +000016#define CONFIG_VERY_BIG_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -050017#define CFG_SYS_DDR_SDRAM_BASE 0x80000000UL
Tom Rini6cc04542022-10-28 20:27:13 -040018#define CFG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
Tom Rini65cc0e22022-11-16 13:10:41 -050019#define CFG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
Tom Riniaa6e94d2022-11-16 13:10:37 -050020#define CFG_SYS_SDRAM_SIZE 0x200000000UL
Tom Rini65cc0e22022-11-16 13:10:41 -050021#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Priyanka Jain58c3e622018-11-28 13:04:27 +000022#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
23#define SPD_EEPROM_ADDRESS1 0x51
24#define SPD_EEPROM_ADDRESS2 0x52
25#define SPD_EEPROM_ADDRESS3 0x53
26#define SPD_EEPROM_ADDRESS4 0x54
27#define SPD_EEPROM_ADDRESS5 0x55
28#define SPD_EEPROM_ADDRESS6 0x56
29#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
Priyanka Jain58c3e622018-11-28 13:04:27 +000030
31/* Miscellaneous configurable options */
Priyanka Jain58c3e622018-11-28 13:04:27 +000032
33/* SMP Definitinos */
Michael Walle3d3fe8b2020-06-01 21:53:26 +020034#define CPU_RELEASE_ADDR secondary_boot_addr
Priyanka Jain58c3e622018-11-28 13:04:27 +000035
36/* Generic Timer Definitions */
37/*
38 * This is not an accurate number. It is used in start.S. The frequency
39 * will be udpated later when get_bus_freq(0) is available.
40 */
41
Priyanka Jain58c3e622018-11-28 13:04:27 +000042
Priyanka Jain58c3e622018-11-28 13:04:27 +000043/* Serial Port */
Priyanka Jain58c3e622018-11-28 13:04:27 +000044#define CONFIG_PL011_CLOCK (get_bus_freq(0) / 4)
Tom Rini65cc0e22022-11-16 13:10:41 -050045#define CFG_SYS_SERIAL0 0x21c0000
46#define CFG_SYS_SERIAL1 0x21d0000
47#define CFG_SYS_SERIAL2 0x21e0000
48#define CFG_SYS_SERIAL3 0x21f0000
Priyanka Jain58c3e622018-11-28 13:04:27 +000049/*below might needs to be removed*/
Tom Rini65cc0e22022-11-16 13:10:41 -050050#define CONFIG_PL01x_PORTS {(void *)CFG_SYS_SERIAL0, \
51 (void *)CFG_SYS_SERIAL1, \
52 (void *)CFG_SYS_SERIAL2, \
53 (void *)CFG_SYS_SERIAL3 }
Priyanka Jain58c3e622018-11-28 13:04:27 +000054
55/* MC firmware */
Tom Rini65cc0e22022-11-16 13:10:41 -050056#define CFG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
57#define CFG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
58#define CFG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
59#define CFG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
60#define CFG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
Priyanka Jain58c3e622018-11-28 13:04:27 +000061
Priyanka Jain58c3e622018-11-28 13:04:27 +000062/*
63 * Carve out a DDR region which will not be used by u-boot/Linux
64 *
65 * It will be used by MC and Debug Server. The MC region must be
66 * 512MB aligned, so the min size to hide is 512MB.
67 */
68#ifdef CONFIG_FSL_MC_ENET
Tom Rini65cc0e22022-11-16 13:10:41 -050069#define CFG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
Priyanka Jain58c3e622018-11-28 13:04:27 +000070#endif
71
72/* I2C bus multiplexer */
73#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
74#define I2C_MUX_CH_DEFAULT 0x8
75
76/* RTC */
77#define RTC
Tom Rini65cc0e22022-11-16 13:10:41 -050078#define CFG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Priyanka Jain58c3e622018-11-28 13:04:27 +000079
Priyanka Jain58c3e622018-11-28 13:04:27 +000080/* Qixis */
Tom Rini65cc0e22022-11-16 13:10:41 -050081#define CFG_SYS_I2C_FPGA_ADDR 0x66
Priyanka Jain58c3e622018-11-28 13:04:27 +000082
Priyanka Jain58c3e622018-11-28 13:04:27 +000083/* USB */
Priyanka Jain58c3e622018-11-28 13:04:27 +000084
Tom Rini2f8a6db2021-12-14 13:36:40 -050085#define COUNTER_FREQUENCY_REAL (get_board_sys_clk() / 4)
Priyanka Jain58c3e622018-11-28 13:04:27 +000086
87#define CONFIG_HWCONFIG
88#define HWCONFIG_BUFFER_SIZE 128
89
Priyanka Jain58c3e622018-11-28 13:04:27 +000090/* Initial environment variables */
Kuldeep Singhb9804c32020-03-12 15:13:00 +053091#define XSPI_MC_INIT_CMD \
92 "sf probe 0:0 && " \
93 "sf read 0x80640000 0x640000 0x80000 && " \
Priyanka Jain760ca922021-08-18 12:37:03 +053094 "sf read $fdt_addr_r 0xf00000 0x100000 && " \
Kuldeep Singhb9804c32020-03-12 15:13:00 +053095 "env exists secureboot && " \
96 "esbc_validate 0x80640000 && " \
97 "esbc_validate 0x80680000; " \
98 "sf read 0x80a00000 0xa00000 0x300000 && " \
99 "sf read 0x80e00000 0xe00000 0x100000; " \
100 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Priyanka Jain58c3e622018-11-28 13:04:27 +0000101
102#define SD_MC_INIT_CMD \
Pankaj Bansalf002b3f2019-07-17 10:33:54 +0000103 "mmc read 0x80a00000 0x5000 0x1200;" \
104 "mmc read 0x80e00000 0x7000 0x800;" \
Priyanka Jain760ca922021-08-18 12:37:03 +0530105 "mmc read $fdt_addr_r 0x7800 0x800;" \
Udit Agarwal19e97e42018-12-14 04:43:32 +0000106 "env exists secureboot && " \
Priyanka Singh20858a22020-01-22 10:31:22 +0000107 "mmc read 0x80640000 0x3200 0x20 && " \
108 "mmc read 0x80680000 0x3400 0x20 && " \
109 "esbc_validate 0x80640000 && " \
110 "esbc_validate 0x80680000 ;" \
Pankaj Bansalf002b3f2019-07-17 10:33:54 +0000111 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Priyanka Jain58c3e622018-11-28 13:04:27 +0000112
Meenakshi Aggarwal3a67cbf2020-04-27 19:56:40 +0530113#define SD2_MC_INIT_CMD \
114 "mmc dev 1; mmc read 0x80a00000 0x5000 0x1200;" \
115 "mmc read 0x80e00000 0x7000 0x800;" \
Priyanka Jain760ca922021-08-18 12:37:03 +0530116 "mmc read $fdt_addr_r 0x7800 0x800;" \
Meenakshi Aggarwal3a67cbf2020-04-27 19:56:40 +0530117 "env exists secureboot && " \
118 "mmc read 0x80640000 0x3200 0x20 && " \
119 "mmc read 0x80680000 0x3400 0x20 && " \
120 "esbc_validate 0x80640000 && " \
121 "esbc_validate 0x80680000 ;" \
122 "fsl_mc start mc 0x80a00000 0x80e00000\0"
123
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000124#define EXTRA_ENV_SETTINGS \
125 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
126 "ramdisk_addr=0x800000\0" \
127 "ramdisk_size=0x2000000\0" \
128 "fdt_high=0xa0000000\0" \
129 "initrd_high=0xffffffffffffffff\0" \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000130 "kernel_start=0x1000000\0" \
Priyanka Singh20858a22020-01-22 10:31:22 +0000131 "kernelheader_start=0x600000\0" \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000132 "scriptaddr=0x80000000\0" \
133 "scripthdraddr=0x80080000\0" \
134 "fdtheader_addr_r=0x80100000\0" \
135 "kernelheader_addr_r=0x80200000\0" \
136 "kernel_addr_r=0x81000000\0" \
137 "kernelheader_size=0x40000\0" \
138 "fdt_addr_r=0x90000000\0" \
139 "load_addr=0xa0000000\0" \
140 "kernel_size=0x2800000\0" \
141 "kernel_addr_sd=0x8000\0" \
Priyanka Singh20858a22020-01-22 10:31:22 +0000142 "kernelhdr_addr_sd=0x3000\0" \
Manish Tomar4ed00652020-11-05 14:08:56 +0530143 "kernel_size_sd=0x14000\0" \
Udit Agarwald749bf92019-11-20 08:49:06 +0000144 "kernelhdr_size_sd=0x20\0" \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000145 "console=ttyAMA0,38400n8\0" \
146 BOOTENV \
147 "mcmemsize=0x70000000\0" \
148 XSPI_MC_INIT_CMD \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000149 "scan_dev_for_boot_part=" \
150 "part list ${devtype} ${devnum} devplist; " \
151 "env exists devplist || setenv devplist 1; " \
152 "for distro_bootpart in ${devplist}; do " \
153 "if fstype ${devtype} " \
154 "${devnum}:${distro_bootpart} " \
155 "bootfstype; then " \
156 "run scan_dev_for_boot; " \
157 "fi; " \
158 "done\0" \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000159 "boot_a_script=" \
160 "load ${devtype} ${devnum}:${distro_bootpart} " \
161 "${scriptaddr} ${prefix}${script}; " \
162 "env exists secureboot && load ${devtype} " \
163 "${devnum}:${distro_bootpart} " \
164 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
165 "&& esbc_validate ${scripthdraddr};" \
166 "source ${scriptaddr}\0"
167
168#define XSPI_NOR_BOOTCOMMAND \
Kuldeep Singhb9804c32020-03-12 15:13:00 +0530169 "sf probe 0:0; " \
170 "sf read 0x806c0000 0x6c0000 0x40000; " \
171 "env exists mcinitcmd && env exists secureboot" \
172 " && esbc_validate 0x806c0000; " \
173 "sf read 0x80d00000 0xd00000 0x100000; " \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000174 "env exists mcinitcmd && " \
Kuldeep Singhb9804c32020-03-12 15:13:00 +0530175 "fsl_mc lazyapply dpl 0x80d00000; " \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000176 "run distro_bootcmd;run xspi_bootcmd; " \
177 "env exists secureboot && esbc_halt;"
178
179#define SD_BOOTCOMMAND \
180 "env exists mcinitcmd && mmcinfo; " \
Pankaj Bansalf002b3f2019-07-17 10:33:54 +0000181 "mmc read 0x80d00000 0x6800 0x800; " \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000182 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singh20858a22020-01-22 10:31:22 +0000183 " && mmc read 0x806C0000 0x3600 0x20 " \
184 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankaj Bansalf002b3f2019-07-17 10:33:54 +0000185 "&& fsl_mc lazyapply dpl 0x80d00000;" \
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000186 "run distro_bootcmd;run sd_bootcmd;" \
187 "env exists secureboot && esbc_halt;"
188
Meenakshi Aggarwalb7e7a462020-02-19 23:30:45 +0530189#define SD2_BOOTCOMMAND \
Meenakshi Aggarwal3a67cbf2020-04-27 19:56:40 +0530190 "mmc dev 1; env exists mcinitcmd && mmcinfo; " \
Meenakshi Aggarwalb7e7a462020-02-19 23:30:45 +0530191 "mmc read 0x80d00000 0x6800 0x800; " \
192 "env exists mcinitcmd && env exists secureboot " \
Meenakshi Aggarwal3a67cbf2020-04-27 19:56:40 +0530193 " && mmc read 0x806C0000 0x3600 0x20 " \
194 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Meenakshi Aggarwalb7e7a462020-02-19 23:30:45 +0530195 "&& fsl_mc lazyapply dpl 0x80d00000;" \
196 "run distro_bootcmd;run sd2_bootcmd;" \
197 "env exists secureboot && esbc_halt;"
198
Daniel Klauer453db602022-02-09 15:53:41 +0100199#ifdef CONFIG_CMD_USB
200#define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0)
201#else
202#define BOOT_TARGET_DEVICES_USB(func)
203#endif
204
205#ifdef CONFIG_MMC
206#define BOOT_TARGET_DEVICES_MMC(func, instance) func(MMC, mmc, instance)
207#else
208#define BOOT_TARGET_DEVICES_MMC(func)
209#endif
210
211#ifdef CONFIG_SCSI
212#define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0)
213#else
214#define BOOT_TARGET_DEVICES_SCSI(func)
215#endif
216
217#ifdef CONFIG_CMD_DHCP
218#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
219#else
220#define BOOT_TARGET_DEVICES_DHCP(func)
221#endif
222
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000223#define BOOT_TARGET_DEVICES(func) \
Daniel Klauer453db602022-02-09 15:53:41 +0100224 BOOT_TARGET_DEVICES_USB(func) \
225 BOOT_TARGET_DEVICES_MMC(func, 0) \
226 BOOT_TARGET_DEVICES_MMC(func, 1) \
227 BOOT_TARGET_DEVICES_SCSI(func) \
228 BOOT_TARGET_DEVICES_DHCP(func)
Priyanka Jain3e1a9b52019-01-24 05:22:18 +0000229#include <config_distro_bootcmd.h>
230
Priyanka Jain58c3e622018-11-28 13:04:27 +0000231#endif /* __LX2_COMMON_H */