Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ |
| 3 | * |
| 4 | * Based on davinci_dvevm.h. Original Copyrights follow: |
| 5 | * |
| 6 | * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> |
| 7 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 8 | * SPDX-License-Identifier: GPL-2.0+ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
| 14 | /* |
| 15 | * Board |
| 16 | */ |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 17 | #define CONFIG_DRIVER_TI_EMAC |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 18 | /* check if direct NOR boot config is used */ |
| 19 | #ifndef CONFIG_DIRECT_NOR_BOOT |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 20 | #define CONFIG_USE_SPIFLASH |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 21 | #endif |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 22 | |
| 23 | /* |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 24 | * Disable DM_* for SPL build and can be re-enabled after adding |
| 25 | * DM support in SPL |
| 26 | */ |
| 27 | #ifdef CONFIG_SPL_BUILD |
| 28 | #undef CONFIG_DM_SPI |
| 29 | #undef CONFIG_DM_SPI_FLASH |
| 30 | #undef CONFIG_DM_I2C |
| 31 | #undef CONFIG_DM_I2C_COMPAT |
| 32 | #endif |
| 33 | /* |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 34 | * SoC Configuration |
| 35 | */ |
Christian Riesch | b67d881 | 2012-02-02 00:44:39 +0000 | [diff] [blame] | 36 | #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 37 | #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID) |
| 38 | #define CONFIG_SYS_OSCIN_FREQ 24000000 |
| 39 | #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE |
| 40 | #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 41 | |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 42 | #ifdef CONFIG_DIRECT_NOR_BOOT |
| 43 | #define CONFIG_ARCH_CPU_INIT |
| 44 | #define CONFIG_DA8XX_GPIO |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 45 | #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11) |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 46 | #endif |
| 47 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 48 | /* |
| 49 | * Memory Info |
| 50 | */ |
| 51 | #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 52 | #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */ |
| 53 | #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */ |
Ben Gardiner | 9700375 | 2010-08-23 09:08:15 -0400 | [diff] [blame] | 54 | #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 55 | |
| 56 | /* memtest start addr */ |
| 57 | #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000) |
| 58 | |
| 59 | /* memtest will be run on 16MB */ |
| 60 | #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024) |
| 61 | |
| 62 | #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 63 | |
Christian Riesch | 3d2c8e6 | 2011-12-09 09:47:37 +0000 | [diff] [blame] | 64 | #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \ |
| 65 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \ |
| 66 | DAVINCI_SYSCFG_SUSPSRC_SPI1 | \ |
| 67 | DAVINCI_SYSCFG_SUSPSRC_UART2 | \ |
| 68 | DAVINCI_SYSCFG_SUSPSRC_EMAC | \ |
| 69 | DAVINCI_SYSCFG_SUSPSRC_I2C) |
| 70 | |
| 71 | /* |
| 72 | * PLL configuration |
| 73 | */ |
Christian Riesch | 3d2c8e6 | 2011-12-09 09:47:37 +0000 | [diff] [blame] | 74 | |
| 75 | #define CONFIG_SYS_DA850_PLL0_PLLM 24 |
| 76 | #define CONFIG_SYS_DA850_PLL1_PLLM 21 |
| 77 | |
| 78 | /* |
| 79 | * DDR2 memory configuration |
| 80 | */ |
| 81 | #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \ |
| 82 | DV_DDR_PHY_EXT_STRBEN | \ |
| 83 | (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT)) |
| 84 | |
| 85 | #define CONFIG_SYS_DA850_DDR2_SDBCR ( \ |
| 86 | (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \ |
| 87 | (1 << DV_DDR_SDCR_DDREN_SHIFT) | \ |
| 88 | (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \ |
| 89 | (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \ |
| 90 | (0x3 << DV_DDR_SDCR_CL_SHIFT) | \ |
| 91 | (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \ |
| 92 | (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT)) |
| 93 | |
| 94 | /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */ |
| 95 | #define CONFIG_SYS_DA850_DDR2_SDBCR2 0 |
| 96 | |
| 97 | #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \ |
| 98 | (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \ |
| 99 | (2 << DV_DDR_SDTMR1_RP_SHIFT) | \ |
| 100 | (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \ |
| 101 | (1 << DV_DDR_SDTMR1_WR_SHIFT) | \ |
| 102 | (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \ |
| 103 | (8 << DV_DDR_SDTMR1_RC_SHIFT) | \ |
| 104 | (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \ |
| 105 | (0 << DV_DDR_SDTMR1_WTR_SHIFT)) |
| 106 | |
| 107 | #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \ |
| 108 | (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \ |
| 109 | (0 << DV_DDR_SDTMR2_XP_SHIFT) | \ |
| 110 | (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \ |
| 111 | (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \ |
| 112 | (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \ |
| 113 | (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \ |
| 114 | (0 << DV_DDR_SDTMR2_CKE_SHIFT)) |
| 115 | |
| 116 | #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494 |
| 117 | #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30 |
| 118 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 119 | /* |
| 120 | * Serial Driver info |
| 121 | */ |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 122 | |
| 123 | #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_DIRECT_NOR_BOOT) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 124 | #define CONFIG_SYS_NS16550_SERIAL |
| 125 | #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */ |
| 126 | #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */ |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 127 | #endif |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 128 | #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID) |
| 129 | #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 130 | |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 131 | #define CONFIG_SPI |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 132 | #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID) |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 133 | #ifdef CONFIG_SPL_BUILD |
| 134 | #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 135 | #define CONFIG_SF_DEFAULT_SPEED 30000000 |
| 136 | #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 137 | #endif |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 138 | |
Lad, Prabhakar | 4261210 | 2012-06-24 21:35:19 +0000 | [diff] [blame] | 139 | #ifdef CONFIG_USE_SPIFLASH |
Lad, Prabhakar | 4261210 | 2012-06-24 21:35:19 +0000 | [diff] [blame] | 140 | #define CONFIG_SPL_SPI_LOAD |
Lad, Prabhakar | 4261210 | 2012-06-24 21:35:19 +0000 | [diff] [blame] | 141 | #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000 |
Peter Howard | 2a10f8b | 2014-12-17 12:14:36 +1100 | [diff] [blame] | 142 | #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000 |
Lad, Prabhakar | 4261210 | 2012-06-24 21:35:19 +0000 | [diff] [blame] | 143 | #endif |
| 144 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 145 | /* |
| 146 | * I2C Configuration |
| 147 | */ |
Adam Ford | c774207 | 2017-09-17 20:43:48 -0500 | [diff] [blame] | 148 | #ifndef CONFIG_SPL_BUILD |
Vitaly Andrianov | e8459dc | 2014-04-04 13:16:52 -0400 | [diff] [blame] | 149 | #define CONFIG_SYS_I2C_DAVINCI |
Sudhakar Rajashekhara | d260740 | 2010-11-18 09:59:37 -0500 | [diff] [blame] | 150 | #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20 |
Adam Ford | c774207 | 2017-09-17 20:43:48 -0500 | [diff] [blame] | 151 | #endif |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 152 | |
| 153 | /* |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 154 | * Flash & Environment |
| 155 | */ |
| 156 | #ifdef CONFIG_USE_NAND |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 157 | #define CONFIG_NAND_DAVINCI |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 158 | #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ |
| 159 | #define CONFIG_ENV_SIZE (128 << 10) |
| 160 | #define CONFIG_SYS_NAND_USE_FLASH_BBT |
| 161 | #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST |
| 162 | #define CONFIG_SYS_NAND_PAGE_2K |
| 163 | #define CONFIG_SYS_NAND_CS 3 |
| 164 | #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE |
Eric Benard | 34fa070 | 2013-04-22 05:55:00 +0000 | [diff] [blame] | 165 | #define CONFIG_SYS_NAND_MASK_CLE 0x10 |
| 166 | #define CONFIG_SYS_NAND_MASK_ALE 0x8 |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 167 | #undef CONFIG_SYS_NAND_HW_ECC |
| 168 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ |
Lad, Prabhakar | 122f9c9 | 2012-06-24 21:35:22 +0000 | [diff] [blame] | 169 | #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST |
| 170 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 171 | #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) |
| 172 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) |
| 173 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000 |
| 174 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000 |
| 175 | #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000 |
| 176 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST |
| 177 | #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \ |
| 178 | CONFIG_SYS_NAND_U_BOOT_SIZE - \ |
| 179 | CONFIG_SYS_MALLOC_LEN - \ |
| 180 | GENERATED_GBL_DATA_SIZE) |
| 181 | #define CONFIG_SYS_NAND_ECCPOS { \ |
| 182 | 24, 25, 26, 27, 28, \ |
| 183 | 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \ |
| 184 | 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \ |
| 185 | 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \ |
| 186 | 59, 60, 61, 62, 63 } |
| 187 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 |
| 188 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 |
| 189 | #define CONFIG_SYS_NAND_ECCSIZE 512 |
| 190 | #define CONFIG_SYS_NAND_ECCBYTES 10 |
| 191 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
Scott Wood | 6f2f01b | 2012-09-20 19:09:07 -0500 | [diff] [blame] | 192 | #define CONFIG_SPL_NAND_BASE |
| 193 | #define CONFIG_SPL_NAND_DRIVERS |
| 194 | #define CONFIG_SPL_NAND_ECC |
Lad, Prabhakar | 122f9c9 | 2012-06-24 21:35:22 +0000 | [diff] [blame] | 195 | #define CONFIG_SPL_NAND_LOAD |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 196 | #endif |
| 197 | |
| 198 | /* |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 199 | * Network & Ethernet Configuration |
| 200 | */ |
| 201 | #ifdef CONFIG_DRIVER_TI_EMAC |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 202 | #define CONFIG_MII |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 203 | #define CONFIG_BOOTP_DNS2 |
| 204 | #define CONFIG_BOOTP_SEND_HOSTNAME |
| 205 | #define CONFIG_NET_RETRY_COUNT 10 |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 206 | #endif |
| 207 | |
Nagabhushana Netagunte | 1506b0a | 2011-09-03 22:18:32 -0400 | [diff] [blame] | 208 | #ifdef CONFIG_USE_NOR |
Nagabhushana Netagunte | 1506b0a | 2011-09-03 22:18:32 -0400 | [diff] [blame] | 209 | #define CONFIG_FLASH_CFI_DRIVER |
| 210 | #define CONFIG_SYS_FLASH_CFI |
| 211 | #define CONFIG_SYS_FLASH_PROTECTION |
| 212 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ |
| 213 | #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */ |
| 214 | #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3) |
| 215 | #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */ |
| 216 | #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE |
| 217 | #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */ |
| 218 | #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\ |
| 219 | + 3) |
| 220 | #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ |
| 221 | #endif |
| 222 | |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 223 | #ifdef CONFIG_USE_SPIFLASH |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 224 | #define CONFIG_ENV_SIZE (64 << 10) |
Peter Howard | 2a10f8b | 2014-12-17 12:14:36 +1100 | [diff] [blame] | 225 | #define CONFIG_ENV_OFFSET (512 << 10) |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 226 | #define CONFIG_ENV_SECT_SIZE (64 << 10) |
Adam Ford | f4fad71 | 2017-09-17 20:43:47 -0500 | [diff] [blame] | 227 | #ifdef CONFIG_SPL_BUILD |
| 228 | #undef CONFIG_SPI_FLASH_MTD |
| 229 | #endif |
| 230 | #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ |
| 231 | #define CONFIG_MTD_PARTITIONS /* required for UBI partition support */ |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 232 | #endif |
| 233 | |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 234 | /* |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 235 | * U-Boot general configuration |
| 236 | */ |
Nagabhushana Netagunte | cf2c24e | 2011-09-03 22:19:28 -0400 | [diff] [blame] | 237 | #define CONFIG_MISC_INIT_R |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 238 | #define CONFIG_BOOTFILE "uImage" /* Boot file name */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 239 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 240 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */ |
| 241 | #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 242 | #define CONFIG_MX_CYCLIC |
| 243 | |
| 244 | /* |
| 245 | * Linux Information |
| 246 | */ |
Ben Gardiner | 59e0d61 | 2010-10-14 17:26:32 -0400 | [diff] [blame] | 247 | #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100) |
Nagabhushana Netagunte | cf2c24e | 2011-09-03 22:19:28 -0400 | [diff] [blame] | 248 | #define CONFIG_HWCONFIG /* enable hwconfig */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 249 | #define CONFIG_CMDLINE_TAG |
Sekhar Nori | 4f6fc15 | 2010-11-19 11:39:48 -0500 | [diff] [blame] | 250 | #define CONFIG_REVISION_TAG |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 251 | #define CONFIG_SETUP_MEMORY_TAGS |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 252 | |
| 253 | #define CONFIG_BOOTCOMMAND \ |
| 254 | "run envboot; " \ |
| 255 | "run mmcboot; " |
| 256 | |
| 257 | #define DEFAULT_LINUX_BOOT_ENV \ |
| 258 | "loadaddr=0xc0700000\0" \ |
| 259 | "fdtaddr=0xc0600000\0" \ |
| 260 | "scriptaddr=0xc0600000\0" |
| 261 | |
| 262 | #include <environment/ti/mmc.h> |
| 263 | |
| 264 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 265 | DEFAULT_LINUX_BOOT_ENV \ |
| 266 | DEFAULT_MMC_TI_ARGS \ |
| 267 | "bootpart=0:2\0" \ |
| 268 | "bootdir=/boot\0" \ |
| 269 | "bootfile=zImage\0" \ |
| 270 | "fdtfile=da850-evm.dtb\0" \ |
| 271 | "boot_fdt=yes\0" \ |
| 272 | "boot_fit=0\0" \ |
| 273 | "console=ttyS2,115200n8\0" \ |
| 274 | "hwconfig=dsp:wake=yes" |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 275 | |
Hadli, Manjunath | 8f5d468 | 2012-02-06 00:30:44 +0000 | [diff] [blame] | 276 | #ifdef CONFIG_CMD_BDI |
| 277 | #define CONFIG_CLOCKS |
| 278 | #endif |
| 279 | |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 280 | #ifdef CONFIG_USE_NAND |
Ben Gardiner | 771d028 | 2010-10-14 17:26:27 -0400 | [diff] [blame] | 281 | #define CONFIG_MTD_DEVICE |
| 282 | #define CONFIG_MTD_PARTITIONS |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 283 | #endif |
| 284 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 285 | #if !defined(CONFIG_USE_NAND) && \ |
| 286 | !defined(CONFIG_USE_NOR) && \ |
| 287 | !defined(CONFIG_USE_SPIFLASH) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 288 | #define CONFIG_ENV_SIZE (16 << 10) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 289 | #endif |
| 290 | |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 291 | #ifndef CONFIG_DIRECT_NOR_BOOT |
Christian Riesch | 3d2c8e6 | 2011-12-09 09:47:37 +0000 | [diff] [blame] | 292 | /* defines for SPL */ |
Tom Rini | 3f7f241 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 293 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \ |
| 294 | CONFIG_SYS_MALLOC_LEN) |
| 295 | #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN |
Tom Rini | 3f7f241 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 296 | #define CONFIG_SPL_SPI_LOAD |
Christian Riesch | 3d2c8e6 | 2011-12-09 09:47:37 +0000 | [diff] [blame] | 297 | #define CONFIG_SPL_STACK 0x8001ff00 |
| 298 | #define CONFIG_SPL_TEXT_BASE 0x80000000 |
Albert ARIBAUD | b7b5f1a | 2013-04-12 05:14:32 +0000 | [diff] [blame] | 299 | #define CONFIG_SPL_MAX_FOOTPRINT 32768 |
Christian Riesch | 532d531 | 2014-05-07 10:16:28 +0200 | [diff] [blame] | 300 | #define CONFIG_SPL_PAD_TO 32768 |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 301 | #endif |
Lad, Prabhakar | 0d986e6 | 2012-06-24 21:35:20 +0000 | [diff] [blame] | 302 | |
| 303 | /* Load U-Boot Image From MMC */ |
| 304 | #ifdef CONFIG_SPL_MMC_LOAD |
Lad, Prabhakar | 0d986e6 | 2012-06-24 21:35:20 +0000 | [diff] [blame] | 305 | #undef CONFIG_SPL_SPI_LOAD |
| 306 | #endif |
| 307 | |
Heiko Schocher | ab86f72 | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 308 | /* additions for new relocation code, must added to all boards */ |
Heiko Schocher | ab86f72 | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 309 | #define CONFIG_SYS_SDRAM_BASE 0xc0000000 |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 310 | |
| 311 | #ifdef CONFIG_DIRECT_NOR_BOOT |
| 312 | #define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00 |
| 313 | #else |
Heiko Schocher | ab86f72 | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 314 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 315 | GENERATED_GBL_DATA_SIZE) |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 316 | #endif /* CONFIG_DIRECT_NOR_BOOT */ |
Simon Glass | 89f5eaa | 2017-05-17 08:23:09 -0600 | [diff] [blame] | 317 | |
| 318 | #include <asm/arch/hardware.h> |
| 319 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 320 | #endif /* __CONFIG_H */ |