blob: 860abe7bca603f60a2ab1f5a6b197e3507c8413a [file] [log] [blame]
wdenkbf9e3b32004-02-12 00:47:09 +00001/*
2 * Configuation settings for the Motorola MC5282EVB board.
3 *
4 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenkbf9e3b32004-02-12 00:47:09 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
wdenk4e5ca3e2003-12-08 01:34:36 +000013#ifndef _CONFIG_M5282EVB_H
14#define _CONFIG_M5282EVB_H
15
wdenkbf9e3b32004-02-12 00:47:09 +000016/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050020#define CONFIG_MCFTMR
wdenk4e5ca3e2003-12-08 01:34:36 +000021
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew79e07992008-08-15 16:50:07 +000024#define CONFIG_BAUDRATE 115200
wdenkbf9e3b32004-02-12 00:47:09 +000025
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050026#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenkbf9e3b32004-02-12 00:47:09 +000027
28/* Configuration for environment
29 * Environment is embedded in u-boot in the second sector of the flash
30 */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020031#define CONFIG_ENV_ADDR 0xffe04000
32#define CONFIG_ENV_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020033#define CONFIG_ENV_IS_IN_FLASH 1
wdenkbf9e3b32004-02-12 00:47:09 +000034
angelo@sysam.it5296cb12015-03-29 22:54:16 +020035#define LDS_BOARD_TEXT \
36 . = DEFINED(env_offset) ? env_offset : .; \
37 common/env_embedded.o (.text*);
38
Jon Loeliger8353e132007-07-08 14:14:17 -050039/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050040 * BOOTP options
41 */
42#define CONFIG_BOOTP_BOOTFILESIZE
43#define CONFIG_BOOTP_BOOTPATH
44#define CONFIG_BOOTP_GATEWAY
45#define CONFIG_BOOTP_HOSTNAME
46
Jon Loeliger659e2f62007-07-10 09:10:49 -050047/*
Jon Loeliger8353e132007-07-08 14:14:17 -050048 * Command line configuration.
49 */
TsiChung Liewdd9f0542010-03-11 22:12:53 -060050#define CONFIG_CMD_CACHE
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050051#define CONFIG_CMD_PING
52#define CONFIG_CMD_MII
wdenkbf9e3b32004-02-12 00:47:09 +000053
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050054#define CONFIG_MCFFEC
55#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050056# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050057# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058# define CONFIG_SYS_DISCOVER_PHY
59# define CONFIG_SYS_RX_ETH_BUFFER 8
60# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062# define CONFIG_SYS_FEC0_PINMUX 0
63# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020064# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
66# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050067# define FECDUPLEX FULL
68# define FECSPEED _100BASET
69# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
71# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050072# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050074#endif
Jon Loeliger8353e132007-07-08 14:14:17 -050075
wdenkbf9e3b32004-02-12 00:47:09 +000076#define CONFIG_BOOTDELAY 5
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050077#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050078# define CONFIG_IPADDR 192.162.1.2
79# define CONFIG_NETMASK 255.255.255.0
80# define CONFIG_SERVERIP 192.162.1.1
81# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050082#endif /* CONFIG_MCFFEC */
83
TsiChung Liew4cb4e652008-08-11 15:54:25 +000084#define CONFIG_HOSTNAME M5282EVB
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050085#define CONFIG_EXTRA_ENV_SETTINGS \
86 "netdev=eth0\0" \
87 "loadaddr=10000\0" \
88 "u-boot=u-boot.bin\0" \
89 "load=tftp ${loadaddr) ${u-boot}\0" \
90 "upd=run load; run prog\0" \
91 "prog=prot off ffe00000 ffe3ffff;" \
92 "era ffe00000 ffe3ffff;" \
93 "cp.b ${loadaddr} ffe00000 ${filesize};"\
94 "save\0" \
95 ""
wdenkbf9e3b32004-02-12 00:47:09 +000096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_PROMPT "-> "
98#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkbf9e3b32004-02-12 00:47:09 +000099
Jon Loeliger8353e132007-07-08 14:14:17 -0500100#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbf9e3b32004-02-12 00:47:09 +0000102#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbf9e3b32004-02-12 00:47:09 +0000104#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
106#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
107#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkbf9e3b32004-02-12 00:47:09 +0000108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_LOAD_ADDR 0x20000
wdenkbf9e3b32004-02-12 00:47:09 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_MEMTEST_START 0x400
112#define CONFIG_SYS_MEMTEST_END 0x380000
wdenkbf9e3b32004-02-12 00:47:09 +0000113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_CLK 64000000
wdenkbf9e3b32004-02-12 00:47:09 +0000115
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500116/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
119#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenkbf9e3b32004-02-12 00:47:09 +0000120
121/*
122 * Low Level Configuration Settings
123 * (address mappings, register initial values, etc.)
124 * You should know what you are doing if you make changes here.
125 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_MBAR 0x40000000
wdenkbf9e3b32004-02-12 00:47:09 +0000127
wdenkbf9e3b32004-02-12 00:47:09 +0000128/*-----------------------------------------------------------------------
129 * Definitions for initial stack pointer and data area (in DPRAM)
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200132#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200133#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkbf9e3b32004-02-12 00:47:09 +0000135
136/*-----------------------------------------------------------------------
137 * Start addresses for the final memory configuration
138 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbf9e3b32004-02-12 00:47:09 +0000140 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_SDRAM_BASE 0x00000000
142#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000143#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
145#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
wdenkbf9e3b32004-02-12 00:47:09 +0000146
147/* If M5282 port is fully implemented the monitor base will be behind
148 * the vector table. */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200149#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500151#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200152#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500153#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_MONITOR_LEN 0x20000
156#define CONFIG_SYS_MALLOC_LEN (256 << 10)
157#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkbf9e3b32004-02-12 00:47:09 +0000158
wdenkbf9e3b32004-02-12 00:47:09 +0000159/*
160 * For booting Linux, the board info and command line data
161 * have to be in the first 8 MB of memory, since this is
162 * the maximum mapped by the Linux kernel during initialization ??
163 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenkbf9e3b32004-02-12 00:47:09 +0000165
166/*-----------------------------------------------------------------------
167 * FLASH organization
168 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_CFI
170#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500171
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200172# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
174# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
175# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
176# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
177# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
178# define CONFIG_SYS_FLASH_CHECKSUM
179# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500180#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000181
182/*-----------------------------------------------------------------------
183 * Cache Configuration
184 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkbf9e3b32004-02-12 00:47:09 +0000186
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600187#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200188 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600189#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200190 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600191#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
192#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
193 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
194 CF_ACR_EN | CF_ACR_SM_ALL)
195#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
196 CF_CACR_CEIB | CF_CACR_DBWE | \
197 CF_CACR_EUSP)
198
wdenkbf9e3b32004-02-12 00:47:09 +0000199/*-----------------------------------------------------------------------
200 * Memory bank definitions
201 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000202#define CONFIG_SYS_CS0_BASE 0xFFE00000
203#define CONFIG_SYS_CS0_CTRL 0x00001980
204#define CONFIG_SYS_CS0_MASK 0x001F0001
205
wdenkbf9e3b32004-02-12 00:47:09 +0000206/*-----------------------------------------------------------------------
207 * Port configuration
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
210#define CONFIG_SYS_PADDR 0x0000000
211#define CONFIG_SYS_PADAT 0x0000000
wdenkbf9e3b32004-02-12 00:47:09 +0000212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
214#define CONFIG_SYS_PBDDR 0x0000000
215#define CONFIG_SYS_PBDAT 0x0000000
wdenk4e5ca3e2003-12-08 01:34:36 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
218#define CONFIG_SYS_PCDDR 0x0000000
219#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
222#define CONFIG_SYS_PCDDR 0x0000000
223#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_PEHLPAR 0xC0
226#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
227#define CONFIG_SYS_DDRUA 0x05
228#define CONFIG_SYS_PJPAR 0xFF
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500229
230#endif /* _CONFIG_M5282EVB_H */