blob: b78dbcb6b946610b172d2e76ee94429c9748af78 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roesedd580802014-10-22 12:13:18 +02002/*
Stefan Roesec4be10b2015-12-03 12:39:45 +01003 * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
Stefan Roesedd580802014-10-22 12:13:18 +02004 */
5
6#ifndef _CONFIG_DB_MV7846MP_GP_H
7#define _CONFIG_DB_MV7846MP_GP_H
8
9/*
10 * High Level Configuration Options (easy to change)
11 */
Stefan Roese25541672015-01-19 11:33:46 +010012#define CONFIG_DB_784MP_GP /* Board target name for DDR training */
13
Stefan Roese2923c2d2015-08-06 14:27:36 +020014/*
15 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
16 * for DDR ECC byte filling in the SPL before loading the main
17 * U-Boot into it.
18 */
Stefan Roesedd580802014-10-22 12:13:18 +020019#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
20
Stefan Roesedd580802014-10-22 12:13:18 +020021/* I2C */
22#define CONFIG_SYS_I2C
23#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowskidd822422015-04-10 23:09:51 +020024#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roesedd580802014-10-22 12:13:18 +020025#define CONFIG_SYS_I2C_SLAVE 0x0
26#define CONFIG_SYS_I2C_SPEED 100000
27
Stefan Roese49114c82015-07-22 18:05:43 +020028/* USB/EHCI configuration */
Stefan Roese49114c82015-07-22 18:05:43 +020029#define CONFIG_EHCI_IS_TDI
Anton Schubert8a333712015-07-23 15:02:09 +020030#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
Stefan Roese49114c82015-07-22 18:05:43 +020031
Stefan Roesedd580802014-10-22 12:13:18 +020032/* SPI NOR flash default params, used by sf commands */
Stefan Roesedd580802014-10-22 12:13:18 +020033
34/* Environment in SPI NOR flash */
Stefan Roesedd580802014-10-22 12:13:18 +020035#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
36#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
37#define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */
38
Stefan Roesedd580802014-10-22 12:13:18 +020039#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
Stefan Roesedd580802014-10-22 12:13:18 +020040
Anton Schuberte863f7f2015-07-15 14:50:05 +020041/* SATA support */
Stefan Roesec4be10b2015-12-03 12:39:45 +010042#define CONFIG_SYS_SATA_MAX_DEVICE 2
Stefan Roesec4be10b2015-12-03 12:39:45 +010043#define CONFIG_LBA48
Anton Schuberte863f7f2015-07-15 14:50:05 +020044
Stefan Roese41e705a2015-08-11 09:36:15 +020045/* PCIe support */
Stefan Roese64512232015-11-25 07:37:00 +010046#ifndef CONFIG_SPL_BUILD
Stefan Roese41e705a2015-08-11 09:36:15 +020047#define CONFIG_PCI_SCAN_SHOW
Stefan Roese64512232015-11-25 07:37:00 +010048#endif
Stefan Roese41e705a2015-08-11 09:36:15 +020049
Stefan Roesed6b63032015-07-23 10:26:18 +020050/* NAND */
51#define CONFIG_SYS_NAND_USE_FLASH_BBT
52#define CONFIG_SYS_NAND_ONFI_DETECTION
53
Stefan Roesedd580802014-10-22 12:13:18 +020054/*
55 * mv-common.h should be defined after CMD configs since it used them
56 * to enable certain macros
57 */
58#include "mv-common.h"
59
Stefan Roese25541672015-01-19 11:33:46 +010060/*
61 * Memory layout while starting into the bin_hdr via the
62 * BootROM:
63 *
64 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
65 * 0x4000.4030 bin_hdr start address
66 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
67 * 0x4007.fffc BootROM stack top
68 *
69 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
70 * L2 cache thus cannot be used.
71 */
72
73/* SPL */
74/* Defines for SPL */
Stefan Roese25541672015-01-19 11:33:46 +010075#define CONFIG_SPL_TEXT_BASE 0x40004030
76#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
77
78#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
79#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
80
Stefan Roese64512232015-11-25 07:37:00 +010081#ifdef CONFIG_SPL_BUILD
82#define CONFIG_SYS_MALLOC_SIMPLE
83#endif
Stefan Roese25541672015-01-19 11:33:46 +010084
85#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
86#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
87
Stefan Roese25541672015-01-19 11:33:46 +010088/* SPL related SPI defines */
Stefan Roese25541672015-01-19 11:33:46 +010089#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
Stefan Roese2bd87112015-08-03 12:13:09 +020090#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
Stefan Roese25541672015-01-19 11:33:46 +010091
92/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Stefan Roese25541672015-01-19 11:33:46 +010093#define CONFIG_SPD_EEPROM 0x4e
Stefan Roese698ffab2015-12-10 15:02:38 +010094#define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
Stefan Roese25541672015-01-19 11:33:46 +010095
Stefan Roesedd580802014-10-22 12:13:18 +020096#endif /* _CONFIG_DB_MV7846MP_GP_H */