blob: f0945281cd275ee2c547a4aa2c84266448454bba [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Eran Libertyf046ccd2005-07-28 10:08:46 -05002/*
3 * (C) Copyright 2000-2002
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
Dave Liu03051c32007-09-18 12:36:11 +08006 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
Eran Libertyf046ccd2005-07-28 10:08:46 -05007 */
8
9#include <common.h>
10#include <mpc83xx.h>
Kim Phillips54b2d432007-04-30 15:26:21 -050011#include <command.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050012#include <asm/processor.h>
13
Wolfgang Denkd87080b2006-03-31 18:32:53 +020014DECLARE_GLOBAL_DATA_PTR;
15
Eran Libertyf046ccd2005-07-28 10:08:46 -050016/* ----------------------------------------------------------------- */
17
18typedef enum {
19 _unk,
20 _off,
21 _byp,
22 _x8,
23 _x4,
24 _x2,
25 _x1,
26 _1x,
27 _1_5x,
28 _2x,
29 _2_5x,
30 _3x
31} mult_t;
32
33typedef struct {
34 mult_t core_csb_ratio;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060035 mult_t vco_divider;
Eran Libertyf046ccd2005-07-28 10:08:46 -050036} corecnf_t;
37
Kim Phillipsa2873bd2012-10-29 13:34:39 +000038static corecnf_t corecnf_tab[] = {
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060039 {_byp, _byp}, /* 0x00 */
40 {_byp, _byp}, /* 0x01 */
41 {_byp, _byp}, /* 0x02 */
42 {_byp, _byp}, /* 0x03 */
43 {_byp, _byp}, /* 0x04 */
44 {_byp, _byp}, /* 0x05 */
45 {_byp, _byp}, /* 0x06 */
46 {_byp, _byp}, /* 0x07 */
47 {_1x, _x2}, /* 0x08 */
48 {_1x, _x4}, /* 0x09 */
49 {_1x, _x8}, /* 0x0A */
50 {_1x, _x8}, /* 0x0B */
51 {_1_5x, _x2}, /* 0x0C */
52 {_1_5x, _x4}, /* 0x0D */
53 {_1_5x, _x8}, /* 0x0E */
54 {_1_5x, _x8}, /* 0x0F */
55 {_2x, _x2}, /* 0x10 */
56 {_2x, _x4}, /* 0x11 */
57 {_2x, _x8}, /* 0x12 */
58 {_2x, _x8}, /* 0x13 */
59 {_2_5x, _x2}, /* 0x14 */
60 {_2_5x, _x4}, /* 0x15 */
61 {_2_5x, _x8}, /* 0x16 */
62 {_2_5x, _x8}, /* 0x17 */
63 {_3x, _x2}, /* 0x18 */
64 {_3x, _x4}, /* 0x19 */
65 {_3x, _x8}, /* 0x1A */
66 {_3x, _x8}, /* 0x1B */
Eran Libertyf046ccd2005-07-28 10:08:46 -050067};
68
69/* ----------------------------------------------------------------- */
70
71/*
72 *
73 */
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060074int get_clocks(void)
Eran Libertyf046ccd2005-07-28 10:08:46 -050075{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Eran Libertyf046ccd2005-07-28 10:08:46 -050077 u32 pci_sync_in;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060078 u8 spmf;
79 u8 clkin_div;
Eran Libertyf046ccd2005-07-28 10:08:46 -050080 u32 sccr;
81 u32 corecnf_tab_index;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -060082 u8 corepll;
Eran Libertyf046ccd2005-07-28 10:08:46 -050083 u32 lcrr;
Jon Loeligerde1d0a62005-08-01 13:20:47 -050084
Eran Libertyf046ccd2005-07-28 10:08:46 -050085 u32 csb_clk;
Ilya Yanok7c619dd2010-06-28 16:44:33 +040086#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
87 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Eran Libertyf046ccd2005-07-28 10:08:46 -050088 u32 tsec1_clk;
89 u32 tsec2_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -050090 u32 usbdr_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +000091#elif defined(CONFIG_MPC8309)
92 u32 usbdr_clk;
Dave Liu5f820432006-11-03 19:33:44 -060093#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -050094#ifdef CONFIG_MPC834x
Scott Wood7c98e512007-04-16 14:34:19 -050095 u32 usbmph_clk;
96#endif
Dave Liu5f820432006-11-03 19:33:44 -060097 u32 core_clk;
98 u32 i2c1_clk;
Peter Tyser2c7920a2009-05-22 17:23:25 -050099#if !defined(CONFIG_MPC832x)
Dave Liu5f820432006-11-03 19:33:44 -0600100 u32 i2c2_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800101#endif
Dave Liu555da612007-09-18 12:36:58 +0800102#if defined(CONFIG_MPC8315)
103 u32 tdm_clk;
104#endif
Rini van Zetten27ef5782010-04-15 16:03:05 +0200105#if defined(CONFIG_FSL_ESDHC)
Dave Liu03051c32007-09-18 12:36:11 +0800106 u32 sdhc_clk;
107#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000108#if !defined(CONFIG_MPC8309)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500109 u32 enc_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000110#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500111 u32 lbiu_clk;
112 u32 lclk_clk;
Kim Phillips35cf1552008-03-28 10:18:40 -0500113 u32 mem_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800114#if defined(CONFIG_MPC8360)
Kim Phillips35cf1552008-03-28 10:18:40 -0500115 u32 mem_sec_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800116#endif
Gerlando Falauto4b5282d2012-10-10 22:13:06 +0000117#if defined(CONFIG_QE)
Dave Liu5f820432006-11-03 19:33:44 -0600118 u32 qepmf;
119 u32 qepdf;
Dave Liu5f820432006-11-03 19:33:44 -0600120 u32 qe_clk;
121 u32 brg_clk;
122#endif
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400123#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
124 defined(CONFIG_MPC837x)
Dave Liu03051c32007-09-18 12:36:11 +0800125 u32 pciexp1_clk;
126 u32 pciexp2_clk;
Dave Liu555da612007-09-18 12:36:58 +0800127#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500128#if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
Dave Liu03051c32007-09-18 12:36:11 +0800129 u32 sata_clk;
130#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500131
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600132 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500133 return -1;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500134
Eran Libertyf046ccd2005-07-28 10:08:46 -0500135 clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500136
Dave Liu5f820432006-11-03 19:33:44 -0600137 if (im->reset.rcwh & HRCWH_PCI_HOST) {
138#if defined(CONFIG_83XX_CLKIN)
139 pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
140#else
141 pci_sync_in = 0xDEADBEEF;
142#endif
143 } else {
144#if defined(CONFIG_83XX_PCICLK)
145 pci_sync_in = CONFIG_83XX_PCICLK;
146#else
147 pci_sync_in = 0xDEADBEEF;
148#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500149 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500150
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100151 spmf = (im->clk.spmr & SPMR_SPMF) >> SPMR_SPMF_SHIFT;
Dave Liu5f820432006-11-03 19:33:44 -0600152 csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
153
Eran Libertyf046ccd2005-07-28 10:08:46 -0500154 sccr = im->clk.sccr;
Dave Liu5f820432006-11-03 19:33:44 -0600155
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400156#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
157 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500158 switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
159 case 0:
160 tsec1_clk = 0;
161 break;
162 case 1:
163 tsec1_clk = csb_clk;
164 break;
165 case 2:
166 tsec1_clk = csb_clk / 2;
167 break;
168 case 3:
169 tsec1_clk = csb_clk / 3;
170 break;
171 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500172 /* unknown SCCR_TSEC1CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800173 return -2;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500174 }
Gerlando Falauto8afad912012-10-10 22:13:07 +0000175#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500176
Gerlando Falauto8afad912012-10-10 22:13:07 +0000177#if defined(CONFIG_MPC830x) || defined(CONFIG_MPC831x) || \
178 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Scott Wood7c98e512007-04-16 14:34:19 -0500179 switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
180 case 0:
181 usbdr_clk = 0;
182 break;
183 case 1:
184 usbdr_clk = csb_clk;
185 break;
186 case 2:
187 usbdr_clk = csb_clk / 2;
188 break;
189 case 3:
190 usbdr_clk = csb_clk / 3;
191 break;
192 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500193 /* unknown SCCR_USBDRCM value */
Dave Liu03051c32007-09-18 12:36:11 +0800194 return -3;
Scott Wood7c98e512007-04-16 14:34:19 -0500195 }
196#endif
197
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400198#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) || \
199 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500200 switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
201 case 0:
202 tsec2_clk = 0;
203 break;
204 case 1:
205 tsec2_clk = csb_clk;
206 break;
207 case 2:
208 tsec2_clk = csb_clk / 2;
209 break;
210 case 3:
211 tsec2_clk = csb_clk / 3;
212 break;
213 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500214 /* unknown SCCR_TSEC2CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800215 return -4;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500216 }
Dave Liu555da612007-09-18 12:36:58 +0800217#elif defined(CONFIG_MPC8313)
Dave Liu03051c32007-09-18 12:36:11 +0800218 tsec2_clk = tsec1_clk;
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500219
Dave Liu03051c32007-09-18 12:36:11 +0800220 if (!(sccr & SCCR_TSEC1ON))
221 tsec1_clk = 0;
222 if (!(sccr & SCCR_TSEC2ON))
223 tsec2_clk = 0;
224#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500225
Peter Tyser2c7920a2009-05-22 17:23:25 -0500226#if defined(CONFIG_MPC834x)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500227 switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
228 case 0:
229 usbmph_clk = 0;
230 break;
231 case 1:
232 usbmph_clk = csb_clk;
233 break;
234 case 2:
235 usbmph_clk = csb_clk / 2;
236 break;
237 case 3:
238 usbmph_clk = csb_clk / 3;
239 break;
240 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500241 /* unknown SCCR_USBMPHCM value */
Dave Liu03051c32007-09-18 12:36:11 +0800242 return -5;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500243 }
244
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600245 if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
246 /* if USB MPH clock is not disabled and
247 * USB DR clock is not disabled then
248 * USB MPH & USB DR must have the same rate
249 */
Dave Liu03051c32007-09-18 12:36:11 +0800250 return -6;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500251 }
Dave Liu5f820432006-11-03 19:33:44 -0600252#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000253#if !defined(CONFIG_MPC8309)
Dave Liu5f820432006-11-03 19:33:44 -0600254 switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
255 case 0:
256 enc_clk = 0;
257 break;
258 case 1:
259 enc_clk = csb_clk;
260 break;
261 case 2:
262 enc_clk = csb_clk / 2;
263 break;
264 case 3:
265 enc_clk = csb_clk / 3;
266 break;
267 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500268 /* unknown SCCR_ENCCM value */
Dave Liu03051c32007-09-18 12:36:11 +0800269 return -7;
Dave Liu5f820432006-11-03 19:33:44 -0600270 }
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000271#endif
Dave Liu24c3aca2006-12-07 21:13:15 +0800272
Rini van Zetten27ef5782010-04-15 16:03:05 +0200273#if defined(CONFIG_FSL_ESDHC)
Dave Liu03051c32007-09-18 12:36:11 +0800274 switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
275 case 0:
276 sdhc_clk = 0;
277 break;
278 case 1:
279 sdhc_clk = csb_clk;
280 break;
281 case 2:
282 sdhc_clk = csb_clk / 2;
283 break;
284 case 3:
285 sdhc_clk = csb_clk / 3;
286 break;
287 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500288 /* unknown SCCR_SDHCCM value */
Dave Liu03051c32007-09-18 12:36:11 +0800289 return -8;
290 }
291#endif
Dave Liu555da612007-09-18 12:36:58 +0800292#if defined(CONFIG_MPC8315)
293 switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
294 case 0:
295 tdm_clk = 0;
296 break;
297 case 1:
298 tdm_clk = csb_clk;
299 break;
300 case 2:
301 tdm_clk = csb_clk / 2;
302 break;
303 case 3:
304 tdm_clk = csb_clk / 3;
305 break;
306 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500307 /* unknown SCCR_TDMCM value */
Dave Liu555da612007-09-18 12:36:58 +0800308 return -8;
309 }
310#endif
Dave Liu03051c32007-09-18 12:36:11 +0800311
Peter Tyser2c7920a2009-05-22 17:23:25 -0500312#if defined(CONFIG_MPC834x)
Dave Liu03051c32007-09-18 12:36:11 +0800313 i2c1_clk = tsec2_clk;
314#elif defined(CONFIG_MPC8360)
315 i2c1_clk = csb_clk;
Peter Tyser2c7920a2009-05-22 17:23:25 -0500316#elif defined(CONFIG_MPC832x)
Dave Liu03051c32007-09-18 12:36:11 +0800317 i2c1_clk = enc_clk;
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400318#elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x)
Dave Liu03051c32007-09-18 12:36:11 +0800319 i2c1_clk = enc_clk;
Rini van Zetten27ef5782010-04-15 16:03:05 +0200320#elif defined(CONFIG_FSL_ESDHC)
Dave Liu03051c32007-09-18 12:36:11 +0800321 i2c1_clk = sdhc_clk;
Andre Schwarz1bda1622011-04-14 14:57:40 +0200322#elif defined(CONFIG_MPC837x)
323 i2c1_clk = enc_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000324#elif defined(CONFIG_MPC8309)
325 i2c1_clk = csb_clk;
Dave Liu03051c32007-09-18 12:36:11 +0800326#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500327#if !defined(CONFIG_MPC832x)
Dave Liu03051c32007-09-18 12:36:11 +0800328 i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
329#endif
330
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400331#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
332 defined(CONFIG_MPC837x)
Dave Liu03051c32007-09-18 12:36:11 +0800333 switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
334 case 0:
335 pciexp1_clk = 0;
336 break;
337 case 1:
338 pciexp1_clk = csb_clk;
339 break;
340 case 2:
341 pciexp1_clk = csb_clk / 2;
342 break;
343 case 3:
344 pciexp1_clk = csb_clk / 3;
345 break;
346 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500347 /* unknown SCCR_PCIEXP1CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800348 return -9;
349 }
350
351 switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
352 case 0:
353 pciexp2_clk = 0;
354 break;
355 case 1:
356 pciexp2_clk = csb_clk;
357 break;
358 case 2:
359 pciexp2_clk = csb_clk / 2;
360 break;
361 case 3:
362 pciexp2_clk = csb_clk / 3;
363 break;
364 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500365 /* unknown SCCR_PCIEXP2CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800366 return -10;
367 }
368#endif
369
Peter Tyser2c7920a2009-05-22 17:23:25 -0500370#if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
Dave Liua8cb43a2008-01-17 18:23:19 +0800371 switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
372 case 0:
Dave Liu03051c32007-09-18 12:36:11 +0800373 sata_clk = 0;
374 break;
Dave Liua8cb43a2008-01-17 18:23:19 +0800375 case 1:
Dave Liu03051c32007-09-18 12:36:11 +0800376 sata_clk = csb_clk;
377 break;
Dave Liua8cb43a2008-01-17 18:23:19 +0800378 case 2:
Dave Liu03051c32007-09-18 12:36:11 +0800379 sata_clk = csb_clk / 2;
380 break;
Dave Liua8cb43a2008-01-17 18:23:19 +0800381 case 3:
Dave Liu03051c32007-09-18 12:36:11 +0800382 sata_clk = csb_clk / 3;
383 break;
384 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500385 /* unknown SCCR_SATA1CM value */
Dave Liu03051c32007-09-18 12:36:11 +0800386 return -11;
387 }
388#endif
389
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600390 lbiu_clk = csb_clk *
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100391 (1 + ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
Becky Brucef51cdaf2010-06-17 11:37:20 -0500392 lcrr = (im->im_lbc.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500393 switch (lcrr) {
394 case 2:
395 case 4:
396 case 8:
397 lclk_clk = lbiu_clk / lcrr;
398 break;
399 default:
400 /* unknown lcrr */
Dave Liu03051c32007-09-18 12:36:11 +0800401 return -12;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500402 }
Dave Liu24c3aca2006-12-07 21:13:15 +0800403
Kim Phillips35cf1552008-03-28 10:18:40 -0500404 mem_clk = csb_clk *
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100405 (1 + ((im->clk.spmr & SPMR_DDRCM) >> SPMR_DDRCM_SHIFT));
406 corepll = (im->clk.spmr & SPMR_COREPLL) >> SPMR_COREPLL_SHIFT;
407
Dave Liu24c3aca2006-12-07 21:13:15 +0800408#if defined(CONFIG_MPC8360)
Kim Phillips35cf1552008-03-28 10:18:40 -0500409 mem_sec_clk = csb_clk * (1 +
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100410 ((im->clk.spmr & SPMR_LBIUCM) >> SPMR_LBIUCM_SHIFT));
Dave Liu5f820432006-11-03 19:33:44 -0600411#endif
Dave Liu5f820432006-11-03 19:33:44 -0600412
Eran Libertyf046ccd2005-07-28 10:08:46 -0500413 corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
Robert P. J. Dayb7707b02016-05-23 06:49:21 -0400414 if (corecnf_tab_index > (ARRAY_SIZE(corecnf_tab))) {
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500415 /* corecnf_tab_index is too high, possibly wrong value */
Eran Libertyf046ccd2005-07-28 10:08:46 -0500416 return -11;
417 }
418 switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
419 case _byp:
420 case _x1:
421 case _1x:
422 core_clk = csb_clk;
423 break;
424 case _1_5x:
425 core_clk = (3 * csb_clk) / 2;
426 break;
427 case _2x:
428 core_clk = 2 * csb_clk;
429 break;
430 case _2_5x:
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600431 core_clk = (5 * csb_clk) / 2;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500432 break;
433 case _3x:
434 core_clk = 3 * csb_clk;
435 break;
436 default:
Robert P. J. Dayd7b4ca22015-12-16 12:25:42 -0500437 /* unknown core to csb ratio */
Dave Liu03051c32007-09-18 12:36:11 +0800438 return -13;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500439 }
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500440
Gerlando Falauto4b5282d2012-10-10 22:13:06 +0000441#if defined(CONFIG_QE)
Joakim Tjernlund26e5f792011-01-27 16:30:54 +0100442 qepmf = (im->clk.spmr & SPMR_CEPMF) >> SPMR_CEPMF_SHIFT;
443 qepdf = (im->clk.spmr & SPMR_CEPDF) >> SPMR_CEPDF_SHIFT;
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600444 qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
Dave Liu5f820432006-11-03 19:33:44 -0600445 brg_clk = qe_clk / 2;
446#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500447
Simon Glassc6731fe2012-12-13 20:48:47 +0000448 gd->arch.csb_clk = csb_clk;
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400449#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
450 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000451 gd->arch.tsec1_clk = tsec1_clk;
452 gd->arch.tsec2_clk = tsec2_clk;
453 gd->arch.usbdr_clk = usbdr_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000454#elif defined(CONFIG_MPC8309)
Simon Glassc6731fe2012-12-13 20:48:47 +0000455 gd->arch.usbdr_clk = usbdr_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600456#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500457#if defined(CONFIG_MPC834x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000458 gd->arch.usbmph_clk = usbmph_clk;
Scott Wood7c98e512007-04-16 14:34:19 -0500459#endif
Dave Liu555da612007-09-18 12:36:58 +0800460#if defined(CONFIG_MPC8315)
Simon Glassc6731fe2012-12-13 20:48:47 +0000461 gd->arch.tdm_clk = tdm_clk;
Dave Liu555da612007-09-18 12:36:58 +0800462#endif
Rini van Zetten27ef5782010-04-15 16:03:05 +0200463#if defined(CONFIG_FSL_ESDHC)
Simon Glasse9adeca2012-12-13 20:49:05 +0000464 gd->arch.sdhc_clk = sdhc_clk;
Dave Liu03051c32007-09-18 12:36:11 +0800465#endif
Simon Glassc6731fe2012-12-13 20:48:47 +0000466 gd->arch.core_clk = core_clk;
Simon Glass609e6ec2012-12-13 20:48:49 +0000467 gd->arch.i2c1_clk = i2c1_clk;
Peter Tyser2c7920a2009-05-22 17:23:25 -0500468#if !defined(CONFIG_MPC832x)
Simon Glass609e6ec2012-12-13 20:48:49 +0000469 gd->arch.i2c2_clk = i2c2_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800470#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000471#if !defined(CONFIG_MPC8309)
Simon Glassc6731fe2012-12-13 20:48:47 +0000472 gd->arch.enc_clk = enc_clk;
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000473#endif
Simon Glassc6731fe2012-12-13 20:48:47 +0000474 gd->arch.lbiu_clk = lbiu_clk;
475 gd->arch.lclk_clk = lclk_clk;
Kim Phillips35cf1552008-03-28 10:18:40 -0500476 gd->mem_clk = mem_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800477#if defined(CONFIG_MPC8360)
Simon Glassc6731fe2012-12-13 20:48:47 +0000478 gd->arch.mem_sec_clk = mem_sec_clk;
Dave Liu24c3aca2006-12-07 21:13:15 +0800479#endif
Gerlando Falauto4b5282d2012-10-10 22:13:06 +0000480#if defined(CONFIG_QE)
Simon Glass45bae2e2012-12-13 20:48:50 +0000481 gd->arch.qe_clk = qe_clk;
Simon Glass1206c182012-12-13 20:48:44 +0000482 gd->arch.brg_clk = brg_clk;
Dave Liu5f820432006-11-03 19:33:44 -0600483#endif
Bill Cook810cb192011-05-25 15:51:07 -0400484#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
485 defined(CONFIG_MPC837x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000486 gd->arch.pciexp1_clk = pciexp1_clk;
487 gd->arch.pciexp2_clk = pciexp2_clk;
Dave Liu555da612007-09-18 12:36:58 +0800488#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500489#if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
Simon Glassc6731fe2012-12-13 20:48:47 +0000490 gd->arch.sata_clk = sata_clk;
Dave Liu03051c32007-09-18 12:36:11 +0800491#endif
Kim Phillips8f9e0e92007-08-15 22:30:19 -0500492 gd->pci_clk = pci_sync_in;
Simon Glassc6731fe2012-12-13 20:48:47 +0000493 gd->cpu_clk = gd->arch.core_clk;
494 gd->bus_clk = gd->arch.csb_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500495 return 0;
Dave Liu5f820432006-11-03 19:33:44 -0600496
Eran Libertyf046ccd2005-07-28 10:08:46 -0500497}
498
499/********************************************
500 * get_bus_freq
501 * return system bus freq in Hz
502 *********************************************/
Kim Phillipsf7fb2e72006-11-02 19:47:11 -0600503ulong get_bus_freq(ulong dummy)
Eran Libertyf046ccd2005-07-28 10:08:46 -0500504{
Simon Glassc6731fe2012-12-13 20:48:47 +0000505 return gd->arch.csb_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500506}
507
York Sund29d17d2011-08-26 11:32:44 -0700508/********************************************
509 * get_ddr_freq
510 * return ddr bus freq in Hz
511 *********************************************/
512ulong get_ddr_freq(ulong dummy)
513{
514 return gd->mem_clk;
515}
516
Kim Phillipsa2873bd2012-10-29 13:34:39 +0000517static int do_clocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Eran Libertyf046ccd2005-07-28 10:08:46 -0500518{
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200519 char buf[32];
520
Eran Libertyf046ccd2005-07-28 10:08:46 -0500521 printf("Clock configuration:\n");
Simon Glassc6731fe2012-12-13 20:48:47 +0000522 printf(" Core: %-4s MHz\n",
523 strmhz(buf, gd->arch.core_clk));
524 printf(" Coherent System Bus: %-4s MHz\n",
525 strmhz(buf, gd->arch.csb_clk));
Gerlando Falauto4b5282d2012-10-10 22:13:06 +0000526#if defined(CONFIG_QE)
Simon Glass45bae2e2012-12-13 20:48:50 +0000527 printf(" QE: %-4s MHz\n",
528 strmhz(buf, gd->arch.qe_clk));
Simon Glass1206c182012-12-13 20:48:44 +0000529 printf(" BRG: %-4s MHz\n",
530 strmhz(buf, gd->arch.brg_clk));
Dave Liu5f820432006-11-03 19:33:44 -0600531#endif
Simon Glassc6731fe2012-12-13 20:48:47 +0000532 printf(" Local Bus Controller:%-4s MHz\n",
533 strmhz(buf, gd->arch.lbiu_clk));
534 printf(" Local Bus: %-4s MHz\n",
535 strmhz(buf, gd->arch.lclk_clk));
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200536 printf(" DDR: %-4s MHz\n", strmhz(buf, gd->mem_clk));
Dave Liu24c3aca2006-12-07 21:13:15 +0800537#if defined(CONFIG_MPC8360)
Simon Glassc6731fe2012-12-13 20:48:47 +0000538 printf(" DDR Secondary: %-4s MHz\n",
539 strmhz(buf, gd->arch.mem_sec_clk));
Dave Liu5f820432006-11-03 19:33:44 -0600540#endif
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000541#if !defined(CONFIG_MPC8309)
Simon Glassc6731fe2012-12-13 20:48:47 +0000542 printf(" SEC: %-4s MHz\n",
543 strmhz(buf, gd->arch.enc_clk));
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000544#endif
Simon Glass609e6ec2012-12-13 20:48:49 +0000545 printf(" I2C1: %-4s MHz\n",
546 strmhz(buf, gd->arch.i2c1_clk));
Peter Tyser2c7920a2009-05-22 17:23:25 -0500547#if !defined(CONFIG_MPC832x)
Simon Glass609e6ec2012-12-13 20:48:49 +0000548 printf(" I2C2: %-4s MHz\n",
549 strmhz(buf, gd->arch.i2c2_clk));
Dave Liu24c3aca2006-12-07 21:13:15 +0800550#endif
Dave Liu555da612007-09-18 12:36:58 +0800551#if defined(CONFIG_MPC8315)
Simon Glassc6731fe2012-12-13 20:48:47 +0000552 printf(" TDM: %-4s MHz\n",
553 strmhz(buf, gd->arch.tdm_clk));
Dave Liu555da612007-09-18 12:36:58 +0800554#endif
Rini van Zetten27ef5782010-04-15 16:03:05 +0200555#if defined(CONFIG_FSL_ESDHC)
Simon Glasse9adeca2012-12-13 20:49:05 +0000556 printf(" SDHC: %-4s MHz\n",
557 strmhz(buf, gd->arch.sdhc_clk));
Dave Liu03051c32007-09-18 12:36:11 +0800558#endif
Ilya Yanok7c619dd2010-06-28 16:44:33 +0400559#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
560 defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000561 printf(" TSEC1: %-4s MHz\n",
562 strmhz(buf, gd->arch.tsec1_clk));
563 printf(" TSEC2: %-4s MHz\n",
564 strmhz(buf, gd->arch.tsec2_clk));
565 printf(" USB DR: %-4s MHz\n",
566 strmhz(buf, gd->arch.usbdr_clk));
Gerlando Falautoa88731a2012-10-10 22:13:08 +0000567#elif defined(CONFIG_MPC8309)
Simon Glassc6731fe2012-12-13 20:48:47 +0000568 printf(" USB DR: %-4s MHz\n",
569 strmhz(buf, gd->arch.usbdr_clk));
Dave Liu5f820432006-11-03 19:33:44 -0600570#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500571#if defined(CONFIG_MPC834x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000572 printf(" USB MPH: %-4s MHz\n",
573 strmhz(buf, gd->arch.usbmph_clk));
Scott Wood7c98e512007-04-16 14:34:19 -0500574#endif
Bill Cook810cb192011-05-25 15:51:07 -0400575#if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
576 defined(CONFIG_MPC837x)
Simon Glassc6731fe2012-12-13 20:48:47 +0000577 printf(" PCIEXP1: %-4s MHz\n",
578 strmhz(buf, gd->arch.pciexp1_clk));
579 printf(" PCIEXP2: %-4s MHz\n",
580 strmhz(buf, gd->arch.pciexp2_clk));
Dave Liu555da612007-09-18 12:36:58 +0800581#endif
Peter Tyser2c7920a2009-05-22 17:23:25 -0500582#if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
Simon Glassc6731fe2012-12-13 20:48:47 +0000583 printf(" SATA: %-4s MHz\n",
584 strmhz(buf, gd->arch.sata_clk));
Dave Liu03051c32007-09-18 12:36:11 +0800585#endif
Jon Loeligerde1d0a62005-08-01 13:20:47 -0500586 return 0;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500587}
Kim Phillips54b2d432007-04-30 15:26:21 -0500588
589U_BOOT_CMD(clocks, 1, 0, do_clocks,
Peter Tyser2fb26042009-01-27 18:03:12 -0600590 "print clock configuration",
Wolfgang Denka89c33d2009-05-24 17:06:54 +0200591 " clocks"
Kim Phillips54b2d432007-04-30 15:26:21 -0500592);