blob: be5494b2ec5af34be37e77831646c8bb605108e9 [file] [log] [blame]
Matthias Fuchs1a3ac862008-01-17 10:53:08 +01001/*
2 * (C) Copyright 2008
3 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com
4 *
5 * based on the Sequoia board configuration by
6 * Stefan Roese, Jacqueline Pira-Ferriol and Alain Saurel
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Matthias Fuchs1a3ac862008-01-17 10:53:08 +01009 */
10
11/*
12 **********************************************************************
13 * DU440.h - configuration for esd's DU440 board (Power PC440EPx)
14 **********************************************************************
15 */
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/*
20 * High Level Configuration Options
21 */
22#define CONFIG_DU440 1 /* Board is esd DU440 */
23#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010024#define CONFIG_SYS_CLK_FREQ 33333400 /* external freq to pll */
25
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#ifndef CONFIG_SYS_TEXT_BASE
27#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
28#endif
29
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010030#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
31#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
32#define CONFIG_LAST_STAGE_INIT 1 /* last_stage_init */
33
34/*
35 * Base addresses -- Note these are effective addresses where the
36 * actual resources get mapped (not physical addresses)
37 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
39#define CONFIG_SYS_MALLOC_LEN (8 << 20) /* Reserve 8 MB for malloc() */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010040
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
42#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
43#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
Wolfgang Denk14d0a022010-10-07 21:51:12 +020044#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045#define CONFIG_SYS_NAND0_ADDR 0xd0000000 /* NAND Flash */
46#define CONFIG_SYS_NAND1_ADDR 0xd0100000 /* NAND Flash */
47#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
48#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
49#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
50#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
51#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
52#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese10954932009-11-12 12:00:49 +010053#define CONFIG_SYS_PCI_IOBASE 0xe8000000
54#define CONFIG_SYS_PCI_SUBSYS_VENDORID PCI_VENDOR_ID_ESDGMBH
55#define CONFIG_SYS_PCI_SUBSYS_ID 0x0444 /* device ID for DU440 */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010056
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_USB2D0_BASE 0xe0000100
58#define CONFIG_SYS_USB_DEVICE 0xe0000000
59#define CONFIG_SYS_USB_HOST 0xe0000400
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010060
61/*
62 * Initial RAM & stack pointer
63 */
64/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_INIT_RAM_OCM 1 /* OCM as init ram */
66#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010067
Wolfgang Denk553f0982010-10-26 13:32:32 +020068#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020069#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010071
72/*
73 * Serial Port
74 */
Stefan Roese550650d2010-09-20 16:05:31 +020075#define CONFIG_CONS_INDEX 1 /* Use UART0 */
76#define CONFIG_SYS_NS16550
77#define CONFIG_SYS_NS16550_SERIAL
78#define CONFIG_SYS_NS16550_REG_SIZE 1
79#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#undef CONFIG_SYS_EXT_SERIAL_CLOCK
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010081#define CONFIG_BAUDRATE 115200
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_BAUDRATE_TABLE \
Matthias Fuchs1a3ac862008-01-17 10:53:08 +010084 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
85
86/*
87 * Video Port
88 */
89#define CONFIG_VIDEO
90#define CONFIG_VIDEO_SMI_LYNXEM
91#define CONFIG_CFB_CONSOLE
92#define CONFIG_VIDEO_LOGO
93#define CONFIG_VGA_AS_SINGLE_DEVICE
94#define CONFIG_SPLASH_SCREEN
95#define CONFIG_SPLASH_SCREEN_ALIGN
96#define CONFIG_VIDEO_BMP_GZIP /* gzip compressed bmp images */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (4 << 20) /* for decompressed img */
98#define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x31a /* 1280x1024,16bpp */
99#define CONFIG_SYS_CONSOLE_IS_IN_ENV
100#define CONFIG_SYS_ISA_IO CONFIG_SYS_PCI_IOBASE
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100101
102/*
103 * Environment
104 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200105#define CONFIG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100106
107/*
108 * FLASH related
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200111#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
116#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
119#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100122/* CFI_FLASH_PROTECTION make flash_protect hang sometimes -> disabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_FLASH_EMPTY_INFO
126#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100127
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200128#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200129#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200131#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100132
133/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200134#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
135#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100136#endif
137
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200138#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200139#define CONFIG_ENV_OFFSET 0 /* environment starts at */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100140 /* the beginning of the EEPROM */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200141#define CONFIG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100142#endif
143
144/*
145 * DDR SDRAM
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_MBYTES_SDRAM (1024) /* 512 MiB TODO: remove */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100148#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
Stefan Roese02e38922008-03-31 12:20:48 +0200150 /* 440EPx errata CHIP 11 */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100151#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100152#define CONFIG_DDR_ECC /* Use ECC when available */
153#define SPD_EEPROM_ADDRESS {0x50}
154#define CONFIG_PROG_SDRAM_TLB
155
156/*
157 * I2C
158 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000159#define CONFIG_SYS_I2C
160#define CONFIG_SYS_I2C_PPC4XX
161#define CONFIG_SYS_I2C_PPC4XX_CH0
162#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
163#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
164#define CONFIG_SYS_I2C_PPC4XX_CH1
165#define CONFIG_SYS_I2C_PPC4XX_SPEED_1 100000
166#define CONFIG_SYS_I2C_PPC4XX_SLAVE_1 0x7F
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_SPD_BUS_NUM 0
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100169#define IIC1_MCP3021_ADDR 0x4d
170#define IIC1_USB2507_ADDR 0x2c
Dirk Eibach880540d2013-04-25 02:40:01 +0000171#define CONFIG_SYS_I2C_NOPROBES { {1, IIC1_USB2507_ADDR} }
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_I2C_MULTI_EEPROMS
174#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
175#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
176#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
177#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
178#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_EEPROM_WREN 1
181#define CONFIG_SYS_I2C_BOOT_EEPROM_ADDR 0x52
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100182
183/*
184 * standard dtt sensor configuration - bottom bit will determine local or
185 * remote sensor of the TMP401
186 */
187#define CONFIG_DTT_SENSORS { 0, 1 }
188
189/*
190 * The PMC440 uses a TI TMP401 temperature sensor. This part
191 * is basically compatible to the ADM1021 that is supported
192 * by U-Boot.
193 *
194 * - i2c addr 0x4c
195 * - conversion rate 0x02 = 0.25 conversions/second
196 * - ALERT ouput disabled
197 * - local temp sensor enabled, min set to 0 deg, max set to 70 deg
198 * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg
199 */
200#define CONFIG_DTT_ADM1021
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} }
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100202
203/*
204 * RTC stuff
205 */
206#define CONFIG_RTC_DS1338
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100208
209#undef CONFIG_BOOTARGS
210
211#define CONFIG_EXTRA_ENV_SETTINGS \
212 "netdev=eth0\0" \
213 "ethrotate=no\0" \
214 "hostname=du440\0" \
215 "nfsargs=setenv bootargs root=/dev/nfs rw " \
216 "nfsroot=${serverip}:${rootpath}\0" \
217 "ramargs=setenv bootargs root=/dev/ram rw\0" \
218 "addip=setenv bootargs ${bootargs} " \
219 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
220 ":${hostname}:${netdev}:off panic=1\0" \
221 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
222 "flash_self=run ramargs addip addtty optargs;" \
223 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
224 "net_nfs=tftp 200000 ${img};run nfsargs addip addtty optargs;" \
Wolfgang Denk93e14592013-10-04 17:43:24 +0200225 "bootm\0" \
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100226 "rootpath=/tftpboot/du440/target_root_du440\0" \
227 "img=/tftpboot/du440/uImage\0" \
228 "kernel_addr=FFC00000\0" \
229 "ramdisk_addr=FFE00000\0" \
230 "initrd_high=30000000\0" \
231 "load=tftp 100000 /tftpboot/du440/u-boot.bin\0" \
232 "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
233 "cp.b 100000 FFFA0000 60000\0" \
234 ""
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100235
236#define CONFIG_PREBOOT /* enable preboot variable */
237
238#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
239
240#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100242
243#ifndef __ASSEMBLY__
244int du440_phy_addr(int devnum);
245#endif
246
Ben Warren96e21f82008-10-27 23:50:15 -0700247#define CONFIG_PPC4xx_EMAC
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100248#define CONFIG_IBM_EMAC4_V4 1
249#define CONFIG_MII 1 /* MII PHY management */
250#define CONFIG_PHY_ADDR du440_phy_addr(0) /* PHY address */
251
252#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Matthias Fuchs7c91f512008-03-30 18:01:15 +0200253#undef CONFIG_PHY_GIGE /* no GbE detection */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100254
255#define CONFIG_HAS_ETH0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_RX_ETH_BUFFER 128
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100257
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100258#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
259#define CONFIG_PHY1_ADDR du440_phy_addr(1)
260
261/*
262 * USB
263 */
264#define CONFIG_USB_OHCI_NEW
265#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_OHCI_BE_CONTROLLER
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100267
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
269#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
270#define CONFIG_SYS_USB_OHCI_SLOT_NAME "du440"
271#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100272
273/* Comment this out to enable USB 1.1 device */
274#define USB_2_0_DEVICE
275
276/* Partitions */
277#define CONFIG_MAC_PARTITION
278#define CONFIG_DOS_PARTITION
279#define CONFIG_ISO_PARTITION
280
281#include <config_cmd_default.h>
282
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100283#define CONFIG_CMD_ASKENV
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200284#define CONFIG_CMD_BMP
285#define CONFIG_CMD_BSP
286#define CONFIG_CMD_DATE
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100287#define CONFIG_CMD_DHCP
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100288#define CONFIG_CMD_DIAG
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200289#define CONFIG_CMD_DTT
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100290#define CONFIG_CMD_EEPROM
291#define CONFIG_CMD_ELF
292#define CONFIG_CMD_FAT
293#define CONFIG_CMD_I2C
294#define CONFIG_CMD_IRQ
295#define CONFIG_CMD_MII
296#define CONFIG_CMD_NAND
297#define CONFIG_CMD_NET
298#define CONFIG_CMD_NFS
299#define CONFIG_CMD_PCI
300#define CONFIG_CMD_PING
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100301#define CONFIG_CMD_REGINFO
302#define CONFIG_CMD_SDRAM
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200303#define CONFIG_CMD_SOURCE
304#define CONFIG_CMD_USB
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100305
306#define CONFIG_SUPPORT_VFAT
307
308/*
309 * Miscellaneous configurable options
310 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_LONGHELP /* undef to save memory */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100312#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100314#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100316#endif
317/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
319#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
320#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
323#define CONFIG_SYS_MEMTEST_END 0x3f000000 /* 4 ... < 1GB DRAM */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
326#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100327
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100328#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
329#define CONFIG_LOOPW 1 /* enable loopw command */
330#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
331#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
332#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
333
Wolfgang Denkc37207d2008-07-16 16:38:59 +0200334#define CONFIG_AUTOBOOT_KEYED 1
335#define CONFIG_AUTOBOOT_PROMPT \
336 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100337#define CONFIG_AUTOBOOT_DELAY_STR "d"
338#define CONFIG_AUTOBOOT_STOP_STR " "
339
340/*
341 * PCI stuff
342 */
343#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000344#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100345#define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
346#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100348
349/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_PCI_TARGET_INIT
351#define CONFIG_SYS_PCI_MASTER_INIT
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100352
353/*
354 * For booting Linux, the board info and command line data
355 * have to be in the first 8 MB of memory, since this is
356 * the maximum mapped by the Linux kernel during initialization.
357 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100359
360/*
361 * External Bus Controller (EBC) Setup
362 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_CPLD_BASE 0xC0000000
366#define CONFIG_SYS_CPLD_RANGE 0x00000010
367#define CONFIG_SYS_DUMEM_BASE 0xC0100000
368#define CONFIG_SYS_DUMEM_RANGE 0x00100000
369#define CONFIG_SYS_DUIO_BASE 0xC0200000
370#define CONFIG_SYS_DUIO_RANGE 0x00010000
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100371
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_NAND0_CS 2 /* NAND chip connected to CSx */
373#define CONFIG_SYS_NAND1_CS 3 /* NAND chip connected to CSx */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100374/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_EBC_PB0AP 0x04017200
376#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100377
378/* Memory Bank 1 (CPLD, 16 bytes needed, but 1MB is minimum) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_EBC_PB1AP 0x018003c0
380#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_CPLD_BASE | 0x18000)
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100381
382/* Memory Bank 2 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_EBC_PB2AP 0x018003c0
384#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_NAND0_ADDR | 0x1c000)
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100385
386/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_EBC_PB3AP 0x018003c0
388#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND1_ADDR | 0x1c000)
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100389
390/* Memory Bank 4 (DUMEM, 1MB) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_EBC_PB4AP 0x018053c0
392#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_DUMEM_BASE | 0x18000)
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100393
394/* Memory Bank 5 (DUIO, 64KB needed, but 1MB is minimum) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_EBC_PB5AP 0x018053c0
396#define CONFIG_SYS_EBC_PB5CR (CONFIG_SYS_DUIO_BASE | 0x18000)
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100397
398/*
399 * NAND FLASH
400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_MAX_NAND_DEVICE 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200402#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
403#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND0_ADDR + CONFIG_SYS_NAND0_CS, \
404 CONFIG_SYS_NAND1_ADDR + CONFIG_SYS_NAND1_CS}
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100405
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100406#if defined(CONFIG_CMD_KGDB)
407#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100408#endif
409
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200410#define CONFIG_SOURCE 1
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100411
Matthias Fuchs35dd0252008-10-07 13:13:07 +0200412#define CONFIG_OF_LIBFDT
413#define CONFIG_OF_BOARD_SETUP
414
Matthias Fuchs1a3ac862008-01-17 10:53:08 +0100415#endif /* __CONFIG_H */