blob: 5adcc0f028ee01043cafab17915a57056190b972 [file] [log] [blame]
Niklaus Giger137fdd92007-07-27 11:28:03 +02001/*
Niklaus Gigerc11da192008-10-01 14:46:13 +02002 * (C) Copyright 2007-2008 Netstal Maschinen AG
Niklaus Giger137fdd92007-07-27 11:28:03 +02003 * Niklaus Giger (Niklaus.Giger@netstal.com)
4 *
5 * (C) Copyright 2006-2007
6 * Stefan Roese, DENX Software Engineering, sr@denx.de.
7 *
8 * (C) Copyright 2006
9 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
10 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28/************************************************************************
29 * hcu5.h - configuration for HCU5 board (derived from sequoia.h)
30 ***********************************************************************/
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/*-----------------------------------------------------------------------
36 * High Level Configuration Options
37 *----------------------------------------------------------------------*/
38#define CONFIG_HCU5 1 /* Board is HCU5 */
39#define CONFIG_440EPX 1 /* Specific PPC440EPx */
40#define CONFIG_440 1 /* ... PPC440 family */
41#define CONFIG_4xx 1 /* ... PPC4xx family */
Niklaus Gigerc11da192008-10-01 14:46:13 +020042#define CONFIG_HOSTNAME hcu5
Niklaus Giger137fdd92007-07-27 11:28:03 +020043
Niklaus Gigerc11da192008-10-01 14:46:13 +020044/*
45 * Include common defines/options for all boards produced by Netstal Maschinen
46 */
47#include "netstal-common.h"
48
49#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
Niklaus Giger137fdd92007-07-27 11:28:03 +020050#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
51#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Niklaus Giger137fdd92007-07-27 11:28:03 +020052
53/*-----------------------------------------------------------------------
54 * Base addresses -- Note these are effective addresses where the
55 * actual resources get mapped (not physical addresses)
56 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_MONITOR_LEN (320 * 1024) /* Reserve 320 kB for Monitor */
58#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
Niklaus Giger137fdd92007-07-27 11:28:03 +020059
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_TLB_FOR_BOOT_FLASH 3
61#define CONFIG_SYS_BOOT_BASE_ADDR 0xfff00000
62#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
63#define CONFIG_SYS_FLASH_BASE 0xfff80000 /* start of FLASH */
64#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
65#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
66#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
67#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
68#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
69#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
70#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
71#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Niklaus Giger137fdd92007-07-27 11:28:03 +020072
73/* Don't change either of these */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
Niklaus Giger137fdd92007-07-27 11:28:03 +020075
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_USB2D0_BASE 0xe0000100
77#define CONFIG_SYS_USB_DEVICE 0xe0000000
78#define CONFIG_SYS_USB_HOST 0xe0000400
Niklaus Giger137fdd92007-07-27 11:28:03 +020079
80/*-----------------------------------------------------------------------
81 * Initial RAM & stack pointer
82 *----------------------------------------------------------------------*/
83/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Niklaus Giger137fdd92007-07-27 11:28:03 +020085
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_INIT_RAM_END (4 << 10)
87#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
88#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Michael Zaidman800eb092010-09-20 08:51:53 +020089#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Niklaus Giger137fdd92007-07-27 11:28:03 +020090
91/*-----------------------------------------------------------------------
92 * Serial Port
93 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
Niklaus Gigerc11da192008-10-01 14:46:13 +020095#define CONFIG_BAUDRATE 115200
Niklaus Giger137fdd92007-07-27 11:28:03 +020096#undef CONFIG_SERIAL_SOFTWARE_FIFO
97#undef CONFIG_UART1_CONSOLE
98
Niklaus Giger137fdd92007-07-27 11:28:03 +020099/*-----------------------------------------------------------------------
100 * Environment
101 *----------------------------------------------------------------------*/
102
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200103#undef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200104#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200105#undef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200106#undef CONFIG_ENV_IS_NOWHERE
Niklaus Giger137fdd92007-07-27 11:28:03 +0200107
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200108#ifdef CONFIG_ENV_IS_IN_EEPROM
Niklaus Giger137fdd92007-07-27 11:28:03 +0200109/* Put the environment after the SDRAM and bootstrap configuration */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200110#define PROM_SIZE 2048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_BOOSTRAP_OPTION_OFFSET 512
112#define CONFIG_ENV_OFFSET (CONFIG_SYS_BOOSTRAP_OPTION_OFFSET + 0x10)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200113#define CONFIG_ENV_SIZE (PROM_SIZE-CONFIG_ENV_OFFSET)
Niklaus Giger137fdd92007-07-27 11:28:03 +0200114#endif
115
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200116#ifdef CONFIG_ENV_IS_IN_FLASH
Niklaus Giger137fdd92007-07-27 11:28:03 +0200117/* Put the environment in Flash */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200118#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200120#define CONFIG_ENV_SIZE 8*1024 /* 8 KB Environment Sector */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200121
122/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200123#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
124#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Niklaus Giger43710902008-01-16 18:39:08 +0100125
Niklaus Giger137fdd92007-07-27 11:28:03 +0200126#endif
127
128/*-----------------------------------------------------------------------
129 * DDR SDRAM
130 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_MBYTES_SDRAM (128) /* 128 MB or 256 MB */
132#define CONFIG_SYS_DDR_CACHED_ADDR 0x50000000 /* setup 2nd TLB cached here */
Niklaus Giger43710902008-01-16 18:39:08 +0100133#undef CONFIG_DDR_DATA_EYE /* Do not use DDR2 optimization */
134#define CONFIG_DDR_ECC 1 /* enable ECC */
135
136/* Following two definitions must be kept in sync with config.h of vxWorks */
137#define USER_RESERVED_MEM ( 0) /* in kB */
138#define PM_RESERVED_MEM ( 64) /* in kB: pmLib reserved area size */
139#define CONFIG_PRAM ( USER_RESERVED_MEM + PM_RESERVED_MEM )
Niklaus Giger137fdd92007-07-27 11:28:03 +0200140
Niklaus Gigerc11da192008-10-01 14:46:13 +0200141#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
142 /* 440EPx errata CHIP 11 */
143
Niklaus Giger137fdd92007-07-27 11:28:03 +0200144/*-----------------------------------------------------------------------
145 * I2C stuff for a ATMEL AT24C16 (2kB holding ENV, we are using the
146 * the second internal I2C controller of the PPC440EPx
147 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_SPD_BUS_NUM 1
Niklaus Giger137fdd92007-07-27 11:28:03 +0200149
Niklaus Giger137fdd92007-07-27 11:28:03 +0200150/* Setup some board specific values for the default environment variables */
Niklaus Gigerc11da192008-10-01 14:46:13 +0200151#define CONFIG_IPADDR 172.25.1.15
Niklaus Giger137fdd92007-07-27 11:28:03 +0200152
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200153#define CONFIG_EXTRA_ENV_SETTINGS \
Niklaus Gigerc11da192008-10-01 14:46:13 +0200154 CONFIG_NETSTAL_DEF_ENV \
155 CONFIG_NETSTAL_DEF_ENV_POWERPC \
Niklaus Giger137fdd92007-07-27 11:28:03 +0200156 ""
Niklaus Giger137fdd92007-07-27 11:28:03 +0200157
158#define CONFIG_M88E1111_PHY 1
159#define CONFIG_IBM_EMAC4_V4 1
Niklaus Giger137fdd92007-07-27 11:28:03 +0200160
Niklaus Gigeref5b4f22008-02-05 10:26:44 +0100161#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
162#define CONFIG_PHY1_ADDR 2
Niklaus Giger137fdd92007-07-27 11:28:03 +0200163
164/* USB */
165#define CONFIG_USB_OHCI
166#define CONFIG_USB_STORAGE
167
168/* Comment this out to enable USB 1.1 device */
169#define USB_2_0_DEVICE
170
Niklaus Giger137fdd92007-07-27 11:28:03 +0200171/* Partitions */
172#define CONFIG_MAC_PARTITION
173#define CONFIG_DOS_PARTITION
174#define CONFIG_ISO_PARTITION
175
Stefan Roese3b3bff42007-08-14 16:36:29 +0200176/*
177 * BOOTP options
178 */
179#define CONFIG_BOOTP_BOOTFILESIZE
180#define CONFIG_BOOTP_BOOTPATH
181#define CONFIG_BOOTP_GATEWAY
182#define CONFIG_BOOTP_HOSTNAME
183
184/*
185 * Command line configuration.
186 */
187#include <config_cmd_default.h>
188
189#define CONFIG_CMD_ASKENV
Stefan Roese3b3bff42007-08-14 16:36:29 +0200190#define CONFIG_CMD_DHCP
191#define CONFIG_CMD_DIAG
192#define CONFIG_CMD_EEPROM
193#define CONFIG_CMD_ELF
194#define CONFIG_CMD_FLASH
195#define CONFIG_CMD_FAT
196#define CONFIG_CMD_I2C
197#define CONFIG_CMD_IMMAP
198#define CONFIG_CMD_IRQ
199#define CONFIG_CMD_MII
200#define CONFIG_CMD_NET
201#define CONFIG_CMD_NFS
202#define CONFIG_CMD_PING
203#define CONFIG_CMD_REGINFO
204#define CONFIG_CMD_SDRAM
205#define CONFIG_CMD_USB
Niklaus Giger137fdd92007-07-27 11:28:03 +0200206
Niklaus Giger43710902008-01-16 18:39:08 +0100207/* POST support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209 CONFIG_SYS_POST_UART | \
210 CONFIG_SYS_POST_I2C | \
211 CONFIG_SYS_POST_CACHE | \
212 CONFIG_SYS_POST_FPU | \
213 CONFIG_SYS_POST_ETHER | \
214 CONFIG_SYS_POST_SPR)
Niklaus Giger43710902008-01-16 18:39:08 +0100215
Michael Zaidman800eb092010-09-20 08:51:53 +0200216#define CONFIG_SYS_POST_UART_TABLE {UART0_BASE}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
218#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Niklaus Giger43710902008-01-16 18:39:08 +0100219
Niklaus Giger137fdd92007-07-27 11:28:03 +0200220#define CONFIG_SUPPORT_VFAT
221
Niklaus Giger137fdd92007-07-27 11:28:03 +0200222/*-----------------------------------------------------------------------
223 * Miscellaneous configurable options
224 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_LONGHELP /* undef to save memory */
226#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roese3b3bff42007-08-14 16:36:29 +0200227#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200229#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200231#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
233#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
234#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
Niklaus Gigerc11da192008-10-01 14:46:13 +0200237#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200238
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200240
241/*-----------------------------------------------------------------------
242 * PCI stuff
243 *----------------------------------------------------------------------*/
244/* General PCI */
Niklaus Giger43710902008-01-16 18:39:08 +0100245#define CONFIG_PCI 1 /* include pci support */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200246#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Niklaus Giger43710902008-01-16 18:39:08 +0100247#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr map to CONFIG_SYS_PCI_MEMBASE*/
Niklaus Giger137fdd92007-07-27 11:28:03 +0200249
250/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PCI_TARGET_INIT
252#define CONFIG_SYS_PCI_MASTER_INIT
Niklaus Giger137fdd92007-07-27 11:28:03 +0200253
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
255#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200256
257/*
258 * For booting Linux, the board info and command line data
259 * have to be in the first 8 MB of memory, since this is
260 * the maximum mapped by the Linux kernel during initialization.
261 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Niklaus Giger43710902008-01-16 18:39:08 +0100263
264/*-----------------------------------------------------------------------
265 * Flash
266 *----------------------------------------------------------------------*/
267
Niklaus Gigera0794942008-02-25 18:37:01 +0100268/* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200270#define CONFIG_FLASH_CFI_DRIVER
Niklaus Gigera0794942008-02-25 18:37:01 +0100271/* board provides its own flash_init code */
272#define CONFIG_FLASH_CFI_LEGACY 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
274#define CONFIG_SYS_FLASH_LEGACY_512Kx8 1
Niklaus Gigera0794942008-02-25 18:37:01 +0100275
276/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_FLASH_EMPTY_INFO
Niklaus Gigera0794942008-02-25 18:37:01 +0100278
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
280#define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
Niklaus Giger43710902008-01-16 18:39:08 +0100281
Niklaus Giger137fdd92007-07-27 11:28:03 +0200282/*-----------------------------------------------------------------------
283 * External Bus Controller (EBC) Setup
284 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_FLASH CONFIG_SYS_FLASH_BASE
286#define CONFIG_SYS_CS_1 0xC8000000 /* CAN */
287#define CONFIG_SYS_CS_2 0xCC000000 /* CPLD and IMC-Bus Standard */
288#define CONFIG_SYS_CPLD CONFIG_SYS_CS_2
289#define CONFIG_SYS_CS_3 0xCE000000 /* CPLD and IMC-Bus Fast */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200290
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_BOOTFLASH_CS 0 /* Boot Flash chip connected to CSx */
292#define CONFIG_SYS_EBC_PB0AP 0x02005400
293#define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* (CONFIG_SYS_FLASH | 0xda000) */
294#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
Niklaus Giger137fdd92007-07-27 11:28:03 +0200295
Niklaus Giger43710902008-01-16 18:39:08 +0100296/* Memory Bank 1 CAN-Chips initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_EBC_PB1AP 0x02054500
298#define CONFIG_SYS_EBC_PB1CR 0xC8018000
Niklaus Giger137fdd92007-07-27 11:28:03 +0200299
Niklaus Giger43710902008-01-16 18:39:08 +0100300/* Memory Bank 2 CPLD/IMC-Bus standard initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_EBC_PB2AP 0x01840300
302#define CONFIG_SYS_EBC_PB2CR 0xCC0BA000
Niklaus Giger137fdd92007-07-27 11:28:03 +0200303
Niklaus Giger43710902008-01-16 18:39:08 +0100304/* Memory Bank 3 IMC-Bus fast mode initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#define CONFIG_SYS_EBC_PB3AP 0x01800300
306#define CONFIG_SYS_EBC_PB3CR 0xCE0BA000
Niklaus Giger137fdd92007-07-27 11:28:03 +0200307
Niklaus Giger43710902008-01-16 18:39:08 +0100308/* Memory Bank 4 (not used) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#undef CONFIG_SYS_EBC_PB4AP
310#undef CONFIG_SYS_EBC_PB4CR
Niklaus Giger137fdd92007-07-27 11:28:03 +0200311
Niklaus Giger43710902008-01-16 18:39:08 +0100312/* Memory Bank 5 (not used) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#undef CONFIG_SYS_EBC_PB5AP
314#undef CONFIG_SYS_EBC_PB5CR
Niklaus Giger137fdd92007-07-27 11:28:03 +0200315
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define HCU_CPLD_VERSION_REGISTER ( CONFIG_SYS_CPLD + 0x0F00000 )
317#define HCU_HW_VERSION_REGISTER ( CONFIG_SYS_CPLD + 0x1400000 )
Niklaus Giger137fdd92007-07-27 11:28:03 +0200318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
320#ifdef CONFIG_SYS_HUSH_PARSER
321 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Niklaus Giger137fdd92007-07-27 11:28:03 +0200322#endif
323
Stefan Roese3b3bff42007-08-14 16:36:29 +0200324#if defined(CONFIG_CMD_KGDB)
Niklaus Giger137fdd92007-07-27 11:28:03 +0200325#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
326#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
327#endif
Niklaus Giger43710902008-01-16 18:39:08 +0100328
Niklaus Giger137fdd92007-07-27 11:28:03 +0200329#endif /* __CONFIG_H */