blob: 4459994eb4365706624c3880fad9d50251edf992 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumare84a3242017-08-31 16:12:54 +05302/*
3 * Copyright 2017 NXP
Ashish Kumare84a3242017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088A_RDB_H
7#define __LS1088A_RDB_H
8
9#include "ls1088a_common.h"
10
Yangbo Lu44cdb5b2017-11-27 15:40:17 +080011#define CONFIG_MISC_INIT_R
12
Ashish Kumare84a3242017-08-31 16:12:54 +053013#if defined(CONFIG_QSPI_BOOT)
Ashish Kumare84a3242017-08-31 16:12:54 +053014#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
Ashish Kumare84a3242017-08-31 16:12:54 +053015#define CONFIG_ENV_SECT_SIZE 0x40000
Ashish Kumar099f4092017-11-06 13:18:43 +053016#elif defined(CONFIG_SD_BOOT)
17#define CONFIG_ENV_OFFSET (3 * 1024 * 1024)
18#define CONFIG_SYS_MMC_ENV_DEV 0
19#define CONFIG_ENV_SIZE 0x2000
Ashish Kumare84a3242017-08-31 16:12:54 +053020#else
21#define CONFIG_ENV_IS_IN_FLASH
22#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
23#define CONFIG_ENV_SECT_SIZE 0x20000
24#define CONFIG_ENV_SIZE 0x20000
25#endif
26
Ashish Kumar099f4092017-11-06 13:18:43 +053027#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Sumit Garg10e7eaf2018-01-06 09:04:24 +053028#ifndef CONFIG_SPL_BUILD
Ashish Kumare84a3242017-08-31 16:12:54 +053029#define CONFIG_QIXIS_I2C_ACCESS
Sumit Garg10e7eaf2018-01-06 09:04:24 +053030#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053031#define SYS_NO_FLASH
Ashish Kumar099f4092017-11-06 13:18:43 +053032#undef CONFIG_CMD_IMLS
Ashish Kumare84a3242017-08-31 16:12:54 +053033#endif
34
35#define CONFIG_SYS_CLK_FREQ 100000000
36#define CONFIG_DDR_CLK_FREQ 100000000
37#define COUNTER_FREQUENCY_REAL 25000000 /* 25MHz */
38#define COUNTER_FREQUENCY 25000000 /* 25MHz */
39
40#define CONFIG_DDR_SPD
41#ifdef CONFIG_EMU
42#define CONFIG_SYS_FSL_DDR_EMU
43#define CONFIG_SYS_MXC_I2C1_SPEED 40000000
44#define CONFIG_SYS_MXC_I2C2_SPEED 40000000
45#else
46#define CONFIG_DDR_ECC
47#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
48#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
49#endif
50#define SPD_EEPROM_ADDRESS 0x51
51#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
52#define CONFIG_DIMM_SLOTS_PER_CTLR 1
53
54
55#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
56#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
57#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
58#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64 * 1024 * 1024)
59
60#define CONFIG_SYS_NOR0_CSPR \
61 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
62 CSPR_PORT_SIZE_16 | \
63 CSPR_MSEL_NOR | \
64 CSPR_V)
65#define CONFIG_SYS_NOR0_CSPR_EARLY \
66 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
67 CSPR_PORT_SIZE_16 | \
68 CSPR_MSEL_NOR | \
69 CSPR_V)
70#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(6)
71#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
72 FTIM0_NOR_TEADC(0x1) | \
73 FTIM0_NOR_TEAHC(0x1))
74#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
75 FTIM1_NOR_TRAD_NOR(0x1))
76#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
77 FTIM2_NOR_TCH(0x0) | \
78 FTIM2_NOR_TWP(0x1))
79#define CONFIG_SYS_NOR_FTIM3 0x04000000
80#define CONFIG_SYS_IFC_CCR 0x01000000
81
82#ifndef SYS_NO_FLASH
83#define CONFIG_FLASH_CFI_DRIVER
84#define CONFIG_SYS_FLASH_CFI
85#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
86#define CONFIG_SYS_FLASH_QUIET_TEST
87#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
88
89#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
90#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
91#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
92#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
93
94#define CONFIG_SYS_FLASH_EMPTY_INFO
95#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
96#endif
97#endif
Sumit Garg10e7eaf2018-01-06 09:04:24 +053098
99#ifndef SPL_NO_IFC
Ashish Kumard798a6e2017-11-28 10:52:17 +0530100#define CONFIG_NAND_FSL_IFC
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530101#endif
102
Ashish Kumare84a3242017-08-31 16:12:54 +0530103#define CONFIG_SYS_NAND_MAX_ECCPOS 256
104#define CONFIG_SYS_NAND_MAX_OOBFREE 2
105
106#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
107#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
108 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
109 | CSPR_MSEL_NAND /* MSEL = NAND */ \
110 | CSPR_V)
111#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
112
113#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
114 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
115 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
116 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
117 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
118 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
119 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
120
121#define CONFIG_SYS_NAND_ONFI_DETECTION
122
123/* ONFI NAND Flash mode0 Timing Params */
124#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
125 FTIM0_NAND_TWP(0x18) | \
126 FTIM0_NAND_TWCHT(0x07) | \
127 FTIM0_NAND_TWH(0x0a))
128#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
129 FTIM1_NAND_TWBE(0x39) | \
130 FTIM1_NAND_TRR(0x0e) | \
131 FTIM1_NAND_TRP(0x18))
132#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
133 FTIM2_NAND_TREH(0x0a) | \
134 FTIM2_NAND_TWHRE(0x1e))
135#define CONFIG_SYS_NAND_FTIM3 0x0
136
137#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
138#define CONFIG_SYS_MAX_NAND_DEVICE 1
139#define CONFIG_MTD_NAND_VERIFY_WRITE
Ashish Kumard798a6e2017-11-28 10:52:17 +0530140#define CONFIG_CMD_NAND
Ashish Kumare84a3242017-08-31 16:12:54 +0530141
142#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
143
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530144#ifndef SPL_NO_QIXIS
Ashish Kumare84a3242017-08-31 16:12:54 +0530145#define CONFIG_FSL_QIXIS
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530146#endif
147
Ashish Kumare84a3242017-08-31 16:12:54 +0530148#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
Rajesh Bhagatef0789b2018-01-17 16:13:09 +0530149#define QIXIS_BRDCFG4_OFFSET 0x54
Ashish Kumare84a3242017-08-31 16:12:54 +0530150#define QIXIS_LBMAP_SWITCH 2
151#define QIXIS_QMAP_MASK 0xe0
152#define QIXIS_QMAP_SHIFT 5
153#define QIXIS_LBMAP_MASK 0x1f
154#define QIXIS_LBMAP_SHIFT 5
155#define QIXIS_LBMAP_DFLTBANK 0x00
156#define QIXIS_LBMAP_ALTBANK 0x20
157#define QIXIS_LBMAP_SD 0x00
Ashish Kumar6c8945e2018-01-17 12:16:37 +0530158#define QIXIS_LBMAP_EMMC 0x00
Ashish Kumare84a3242017-08-31 16:12:54 +0530159#define QIXIS_LBMAP_SD_QSPI 0x00
160#define QIXIS_LBMAP_QSPI 0x00
161#define QIXIS_RCW_SRC_SD 0x40
Ashish Kumar6c8945e2018-01-17 12:16:37 +0530162#define QIXIS_RCW_SRC_EMMC 0x41
Ashish Kumare84a3242017-08-31 16:12:54 +0530163#define QIXIS_RCW_SRC_QSPI 0x62
164#define QIXIS_RST_CTL_RESET 0x31
165#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
166#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
167#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
168#define QIXIS_RST_FORCE_MEM 0x01
169
170#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
171#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
172 | CSPR_PORT_SIZE_8 \
173 | CSPR_MSEL_GPCM \
174 | CSPR_V)
175#define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
176 | CSPR_PORT_SIZE_8 \
177 | CSPR_MSEL_GPCM \
178 | CSPR_V)
179
180#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64*1024)
181#define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
182/* QIXIS Timing parameters*/
183#define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
184 FTIM0_GPCM_TEADC(0x0e) | \
185 FTIM0_GPCM_TEAHC(0x0e))
186#define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
187 FTIM1_GPCM_TRAD(0x3f))
188#define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
189 FTIM2_GPCM_TCH(0xf) | \
190 FTIM2_GPCM_TWP(0x3E))
191#define SYS_FPGA_CS_FTIM3 0x0
192
193#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
194#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
195#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
196#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
197#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
198#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
199#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
200#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
201#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
202#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
203#define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
204#define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
205#define CONFIG_SYS_AMASK2 CONFIG_SYS_FPGA_AMASK
206#define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
207#define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
208#define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
209#define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
210#define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
211#else
212#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
213#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
214#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
215#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
216#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
217#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
218#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
219#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
220#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
221#endif
222
223
224#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
225
Rajesh Bhagat23a12cb2018-01-17 16:13:05 +0530226#define I2C_MUX_CH_VOL_MONITOR 0xA
227/* Voltage monitor on channel 2*/
228#define I2C_VOL_MONITOR_ADDR 0x63
229#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
230#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
231#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
Rajesh Bhagatef0789b2018-01-17 16:13:09 +0530232#define I2C_SVDD_MONITOR_ADDR 0x4F
233
234#define CONFIG_VID_FLS_ENV "ls1088ardb_vdd_mv"
235#define CONFIG_VID
236
237/* The lowest and highest voltage allowed for LS1088ARDB */
238#define VDD_MV_MIN 819
239#define VDD_MV_MAX 1212
240
241#define CONFIG_VOL_MONITOR_LTC3882_SET
242#define CONFIG_VOL_MONITOR_LTC3882_READ
Rajesh Bhagat23a12cb2018-01-17 16:13:05 +0530243
244/* PM Bus commands code for LTC3882*/
245#define PMBUS_CMD_PAGE 0x0
246#define PMBUS_CMD_READ_VOUT 0x8B
247#define PMBUS_CMD_PAGE_PLUS_WRITE 0x05
248#define PMBUS_CMD_VOUT_COMMAND 0x21
249
250#define PWM_CHANNEL0 0x0
251
Ashish Kumare84a3242017-08-31 16:12:54 +0530252/*
253 * I2C bus multiplexer
254 */
255#define I2C_MUX_PCA_ADDR_PRI 0x77
256#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
257#define I2C_RETIMER_ADDR 0x18
258#define I2C_MUX_CH_DEFAULT 0x8
259#define I2C_MUX_CH5 0xD
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530260
261#ifndef SPL_NO_RTC
Ashish Kumare84a3242017-08-31 16:12:54 +0530262/*
263* RTC configuration
264*/
265#define RTC
266#define CONFIG_RTC_PCF8563 1
267#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
268#define CONFIG_CMD_DATE
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530269#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530270
271/* EEPROM */
272#define CONFIG_ID_EEPROM
273#define CONFIG_SYS_I2C_EEPROM_NXID
274#define CONFIG_SYS_EEPROM_BUS_NUM 0
275#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
276#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
277#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
278#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
279
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530280#ifndef SPL_NO_QSPI
Ashish Kumare84a3242017-08-31 16:12:54 +0530281/* QSPI device */
Ashish Kumar099f4092017-11-06 13:18:43 +0530282#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumare84a3242017-08-31 16:12:54 +0530283#define CONFIG_FSL_QSPI
Ashish Kumare84a3242017-08-31 16:12:54 +0530284#define FSL_QSPI_FLASH_SIZE (1 << 26)
285#define FSL_QSPI_FLASH_NUM 2
286#endif
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530287#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530288
289#define CONFIG_CMD_MEMINFO
Ashish Kumare84a3242017-08-31 16:12:54 +0530290#define CONFIG_SYS_MEMTEST_START 0x80000000
291#define CONFIG_SYS_MEMTEST_END 0x9fffffff
292
Ashish Kumar099f4092017-11-06 13:18:43 +0530293#ifdef CONFIG_SPL_BUILD
294#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
295#else
Ashish Kumare84a3242017-08-31 16:12:54 +0530296#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Ashish Kumar099f4092017-11-06 13:18:43 +0530297#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530298
299#define CONFIG_FSL_MEMAC
300
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530301#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530302/* Initial environment variables */
303#if defined(CONFIG_QSPI_BOOT)
Ashish Kumard9195c62017-11-06 13:19:28 +0530304#define MC_INIT_CMD \
Ashish Kumare84a3242017-08-31 16:12:54 +0530305 "mcinitcmd=sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530306 "sf read 0x80100000 0xE00000 0x100000;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530307 "env exists secureboot && " \
308 "sf read 0x80700000 0x700000 0x40000 && " \
309 "sf read 0x80740000 0x740000 0x40000 && " \
310 "esbc_validate 0x80700000 && " \
311 "esbc_validate 0x80740000 ;" \
312 "fsl_mc start mc 0x80000000 0x80100000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530313 "mcmemsize=0x70000000\0"
Ashish Kumar099f4092017-11-06 13:18:43 +0530314#elif defined(CONFIG_SD_BOOT)
Ashish Kumard9195c62017-11-06 13:19:28 +0530315#define MC_INIT_CMD \
316 "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
317 "mmc read 0x80100000 0x7000 0x800;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530318 "env exists secureboot && " \
319 "mmc read 0x80700000 0x3800 0x10 && " \
320 "mmc read 0x80740000 0x3A00 0x10 && " \
321 "esbc_validate 0x80700000 && " \
322 "esbc_validate 0x80740000 ;" \
323 "fsl_mc start mc 0x80000000 0x80100000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530324 "mcmemsize=0x70000000\0"
325#endif
326
Ashish Kumar099f4092017-11-06 13:18:43 +0530327#undef CONFIG_EXTRA_ENV_SETTINGS
328#define CONFIG_EXTRA_ENV_SETTINGS \
Ashish Kumard9195c62017-11-06 13:19:28 +0530329 "BOARD=ls1088ardb\0" \
Ashish Kumar099f4092017-11-06 13:18:43 +0530330 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Ashish Kumar099f4092017-11-06 13:18:43 +0530331 "ramdisk_addr=0x800000\0" \
332 "ramdisk_size=0x2000000\0" \
333 "fdt_high=0xa0000000\0" \
334 "initrd_high=0xffffffffffffffff\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530335 "fdt_addr=0x64f00000\0" \
336 "kernel_addr=0x1000000\0" \
337 "kernel_addr_sd=0x8000\0" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530338 "kernelhdr_addr_sd=0x4000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530339 "kernel_start=0x580100000\0" \
340 "kernelheader_start=0x580800000\0" \
341 "scriptaddr=0x80000000\0" \
342 "scripthdraddr=0x80080000\0" \
343 "fdtheader_addr_r=0x80100000\0" \
344 "kernelheader_addr=0x800000\0" \
345 "kernelheader_addr_r=0x80200000\0" \
346 "kernel_addr_r=0x81000000\0" \
347 "kernelheader_size=0x40000\0" \
348 "fdt_addr_r=0x90000000\0" \
349 "load_addr=0xa0000000\0" \
350 "kernel_size=0x2800000\0" \
351 "kernel_size_sd=0x14000\0" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530352 "kernelhdr_size_sd=0x10\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530353 MC_INIT_CMD \
354 BOOTENV \
355 "boot_scripts=ls1088ardb_boot.scr\0" \
356 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
357 "scan_dev_for_boot_part=" \
358 "part list ${devtype} ${devnum} devplist; " \
359 "env exists devplist || setenv devplist 1; " \
360 "for distro_bootpart in ${devplist}; do " \
361 "if fstype ${devtype} " \
362 "${devnum}:${distro_bootpart} " \
363 "bootfstype; then " \
364 "run scan_dev_for_boot; " \
365 "fi; " \
366 "done\0" \
367 "scan_dev_for_boot=" \
368 "echo Scanning ${devtype} " \
369 "${devnum}:${distro_bootpart}...; " \
370 "for prefix in ${boot_prefixes}; do " \
371 "run scan_dev_for_scripts; " \
372 "done;\0" \
373 "boot_a_script=" \
374 "load ${devtype} ${devnum}:${distro_bootpart} " \
375 "${scriptaddr} ${prefix}${script}; " \
376 "env exists secureboot && load ${devtype} " \
377 "${devnum}:${distro_bootpart} " \
378 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
379 "&& esbc_validate ${scripthdraddr};" \
380 "source ${scriptaddr}\0" \
381 "installer=load mmc 0:2 $load_addr " \
382 "/flex_installer_arm64.itb; " \
383 "env exists mcinitcmd && run mcinitcmd && " \
384 "mmc read 0x80200000 0x6800 0x800;" \
385 "fsl_mc apply dpl 0x80200000;" \
386 "bootm $load_addr#ls1088ardb\0" \
387 "qspi_bootcmd=echo Trying load from qspi..;" \
388 "sf probe && sf read $load_addr " \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530389 "$kernel_addr $kernel_size ; env exists secureboot " \
390 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
391 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Ashish Kumard9195c62017-11-06 13:19:28 +0530392 "bootm $load_addr#$BOARD\0" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530393 "sd_bootcmd=echo Trying load from sd card..;" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530394 "mmcinfo; mmc read $load_addr " \
395 "$kernel_addr_sd $kernel_size_sd ;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530396 "env exists secureboot && mmc read $kernelheader_addr_r "\
397 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
398 " && esbc_validate ${kernelheader_addr_r};" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530399 "bootm $load_addr#$BOARD\0"
Ashish Kumare84a3242017-08-31 16:12:54 +0530400
Ashish Kumard9195c62017-11-06 13:19:28 +0530401#undef CONFIG_BOOTCOMMAND
402#if defined(CONFIG_QSPI_BOOT)
403/* Try to boot an on-QSPI kernel first, then do normal distro boot */
404#define CONFIG_BOOTCOMMAND \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530405 "sf read 0x80200000 0xd00000 0x100000;" \
406 "env exists mcinitcmd && env exists secureboot " \
407 " && sf read 0x80780000 0x780000 0x100000 " \
408 "&& esbc_validate 0x80780000;env exists mcinitcmd " \
409 "&& fsl_mc apply dpl 0x80200000;" \
410 "run distro_bootcmd;run qspi_bootcmd;" \
411 "env exists secureboot && esbc_halt;"
412
Ashish Kumard9195c62017-11-06 13:19:28 +0530413/* Try to boot an on-SD kernel first, then do normal distro boot */
414#elif defined(CONFIG_SD_BOOT)
415#define CONFIG_BOOTCOMMAND \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530416 "env exists mcinitcmd && mmcinfo; " \
417 "mmc read 0x80200000 0x6800 0x800; " \
418 "env exists mcinitcmd && env exists secureboot " \
419 " && mmc read 0x80780000 0x3800 0x10 " \
420 "&& esbc_validate 0x80780000;env exists mcinitcmd " \
421 "&& fsl_mc apply dpl 0x80200000;" \
422 "run distro_bootcmd;run sd_bootcmd;" \
423 "env exists secureboot && esbc_halt;"
Ashish Kumare84a3242017-08-31 16:12:54 +0530424#endif
425
426/* MAC/PHY configuration */
427#ifdef CONFIG_FSL_MC_ENET
428#define CONFIG_PHYLIB_10G
429#define CONFIG_PHY_GIGE
430#define CONFIG_PHYLIB
431
432#define CONFIG_PHY_VITESSE
433#define CONFIG_PHY_AQUANTIA
434#define AQ_PHY_ADDR1 0x00
435#define AQR105_IRQ_MASK 0x00000004
436
437#define QSGMII1_PORT1_PHY_ADDR 0x0c
438#define QSGMII1_PORT2_PHY_ADDR 0x0d
439#define QSGMII1_PORT3_PHY_ADDR 0x0e
440#define QSGMII1_PORT4_PHY_ADDR 0x0f
441#define QSGMII2_PORT1_PHY_ADDR 0x1c
442#define QSGMII2_PORT2_PHY_ADDR 0x1d
443#define QSGMII2_PORT3_PHY_ADDR 0x1e
444#define QSGMII2_PORT4_PHY_ADDR 0x1f
445
446#define CONFIG_MII
447#define CONFIG_ETHPRIME "DPMAC1@xgmii"
448#define CONFIG_PHY_GIGE
449#endif
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530450#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530451
452/* MMC */
453#ifdef CONFIG_MMC
Ashish Kumare84a3242017-08-31 16:12:54 +0530454#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
455#endif
456
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530457#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530458
459#define BOOT_TARGET_DEVICES(func) \
Ashish Kumare84a3242017-08-31 16:12:54 +0530460 func(MMC, mmc, 0) \
461 func(SCSI, scsi, 0) \
462 func(DHCP, dhcp, na)
463#include <config_distro_bootcmd.h>
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530464#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530465
466#include <asm/fsl_secure_boot.h>
467
468#endif /* __LS1088A_RDB_H */