blob: 8c8c087c4a37712bddafe0eab5cdd22d8afe2578 [file] [log] [blame]
wdenk03f5c552004-10-10 21:21:55 +00001/*
2 * Copyright 2004 Freescale Semiconductor.
3 * Copyright 2002,2003, Motorola Inc.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <ppc_asm.tmpl>
25#include <ppc_defs.h>
26#include <asm/cache.h>
27#include <asm/mmu.h>
28#include <config.h>
29#include <mpc85xx.h>
30
31
32/*
33 * TLB0 and TLB1 Entries
34 *
35 * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
36 * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
37 * these TLB entries are established.
38 *
39 * The TLB entries for DDR are dynamically setup in spd_sdram()
40 * and use TLB1 Entries 8 through 15 as needed according to the
41 * size of DDR memory.
42 *
43 * MAS0: tlbsel, esel, nv
44 * MAS1: valid, iprot, tid, ts, tsize
Kumar Gala2146cf52007-12-19 01:18:15 -060045 * MAS2: epn, x0, x1, w, i, m, g, e
wdenk03f5c552004-10-10 21:21:55 +000046 * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
47 */
48
49#define entry_start \
50 mflr r1 ; \
51 bl 0f ;
52
53#define entry_end \
540: mflr r0 ; \
55 mtlr r1 ; \
56 blr ;
57
58
59 .section .bootpg, "ax"
60 .globl tlb1_entry
61tlb1_entry:
62 entry_start
63
64 /*
65 * Number of TLB0 and TLB1 entries in the following table
66 */
67 .long 13
68
69#if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
70 /*
71 * TLB0 4K Non-cacheable, guarded
72 * 0xff700000 4K Initial CCSRBAR mapping
73 *
74 * This ends up at a TLB0 Index==0 entry, and must not collide
75 * with other TLB0 Entries.
76 */
Kumar Gala2146cf52007-12-19 01:18:15 -060077 .long FSL_BOOKE_MAS0(0, 0, 0)
78 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
79 .long FSL_BOOKE_MAS2(CFG_CCSRBAR_DEFAULT, (MAS2_I|MAS2_G))
80 .long FSL_BOOKE_MAS3(CFG_CCSRBAR_DEFAULT, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +000081#else
82#error("Update the number of table entries in tlb1_entry")
83#endif
84
85 /*
86 * TLB0 16K Cacheable, non-guarded
87 * 0xd001_0000 16K Temporary Global data for initialization
88 *
89 * Use four 4K TLB0 entries. These entries must be cacheable
90 * as they provide the bootstrap memory before the memory
91 * controler and real memory have been configured.
92 *
93 * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
94 * and must not collide with other TLB0 entries.
95 */
Kumar Gala2146cf52007-12-19 01:18:15 -060096 .long FSL_BOOKE_MAS0(0, 0, 0)
97 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
98 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, 0)
99 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000100
Kumar Gala2146cf52007-12-19 01:18:15 -0600101 .long FSL_BOOKE_MAS0(0, 0, 0)
102 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
103 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 4 * 1024, 0)
104 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 4 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000105
Kumar Gala2146cf52007-12-19 01:18:15 -0600106 .long FSL_BOOKE_MAS0(0, 0, 0)
107 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
108 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 8 * 1024, 0)
109 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 8 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000110
Kumar Gala2146cf52007-12-19 01:18:15 -0600111 .long FSL_BOOKE_MAS0(0, 0, 0)
112 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
113 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 12 * 1024, 0)
114 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 12 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000115
116
117 /*
118 * TLB 0: 16M Non-cacheable, guarded
119 * 0xff000000 16M FLASH
120 * Out of reset this entry is only 4K.
121 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600122 .long FSL_BOOKE_MAS0(1, 0, 0)
123 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
124 .long FSL_BOOKE_MAS2(CFG_FLASH_BASE, (MAS2_I|MAS2_G))
125 .long FSL_BOOKE_MAS3(CFG_FLASH_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000126
127 /*
128 * TLB 1: 256M Non-cacheable, guarded
129 * 0x80000000 256M PCI1 MEM First half
130 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600131 .long FSL_BOOKE_MAS0(1, 1, 0)
132 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
133 .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_BASE, (MAS2_I|MAS2_G))
134 .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000135
136 /*
137 * TLB 2: 256M Non-cacheable, guarded
138 * 0x90000000 256M PCI1 MEM Second half
139 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600140 .long FSL_BOOKE_MAS0(1, 2, 0)
141 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
142 .long FSL_BOOKE_MAS2(CFG_PCI1_MEM_BASE + 0x10000000, (MAS2_I|MAS2_G))
143 .long FSL_BOOKE_MAS3(CFG_PCI1_MEM_BASE + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000144
145 /*
146 * TLB 3: 256M Non-cacheable, guarded
147 * 0xa0000000 256M PCI2 MEM First half
148 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600149 .long FSL_BOOKE_MAS0(1, 3, 0)
150 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
151 .long FSL_BOOKE_MAS2(CFG_PCI2_MEM_BASE, (MAS2_I|MAS2_G))
152 .long FSL_BOOKE_MAS3(CFG_PCI2_MEM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000153
154 /*
155 * TLB 4: 256M Non-cacheable, guarded
156 * 0xb0000000 256M PCI2 MEM Second half
157 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600158 .long FSL_BOOKE_MAS0(1, 4, 0)
159 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
160 .long FSL_BOOKE_MAS2(CFG_PCI2_MEM_BASE + 0x10000000, (MAS2_I|MAS2_G))
161 .long FSL_BOOKE_MAS3(CFG_PCI2_MEM_BASE + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000162
163 /*
164 * TLB 5: 64M Non-cacheable, guarded
165 * 0xe000_0000 1M CCSRBAR
166 * 0xe200_0000 16M PCI1 IO
167 * 0xe300_0000 16M PCI2 IO
168 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600169 .long FSL_BOOKE_MAS0(1, 5, 0)
170 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
171 .long FSL_BOOKE_MAS2(CFG_CCSRBAR, (MAS2_I|MAS2_G))
172 .long FSL_BOOKE_MAS3(CFG_CCSRBAR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000173
174 /*
175 * TLB 6: 64M Cacheable, non-guarded
176 * 0xf000_0000 64M LBC SDRAM
177 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600178 .long FSL_BOOKE_MAS0(1, 6, 0)
179 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
180 .long FSL_BOOKE_MAS2(CFG_LBC_SDRAM_BASE, 0)
181 .long FSL_BOOKE_MAS3(CFG_LBC_SDRAM_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000182
183 /*
184 * TLB 7: 1M Non-cacheable, guarded
185 * 0xf8000000 1M CADMUS registers
186 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600187 .long FSL_BOOKE_MAS0(1, 7, 0)
188 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)
189 .long FSL_BOOKE_MAS2(CADMUS_BASE_ADDR, (MAS2_I|MAS2_G))
190 .long FSL_BOOKE_MAS3(CADMUS_BASE_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
wdenk03f5c552004-10-10 21:21:55 +0000191
192 entry_end
193
194/*
195 * LAW(Local Access Window) configuration:
196 *
197 * 0x0000_0000 0x7fff_ffff DDR 2G
198 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
199 * 0xa000_0000 0xbfff_ffff PCI2 MEM 512M
200 * 0xe000_0000 0xe000_ffff CCSR 1M
Matthew McClintockcbfc7ce2006-06-28 10:46:13 -0500201 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M
202 * 0xe210_0000 0xe21f_ffff PCI2 IO 1M
wdenk03f5c552004-10-10 21:21:55 +0000203 * 0xf000_0000 0xf7ff_ffff SDRAM 128M
204 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M
205 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M
206 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M
207 *
208 * Notes:
209 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
210 * If flash is 8M at default position (last 8M), no LAW needed.
211 *
212 * The defines below are 1-off of the actual LAWAR0 usage.
213 * So LAWAR3 define uses the LAWAR4 register in the ECM.
214 */
215
216#define LAWBAR0 0
217#define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
218
219#define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
220#define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_512M))
221
222#define LAWBAR2 ((CFG_PCI2_MEM_BASE>>12) & 0xfffff)
223#define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_512M))
224
Matthew McClintockcbfc7ce2006-06-28 10:46:13 -0500225#define LAWBAR3 ((CFG_PCI1_IO_PHYS>>12) & 0xfffff)
226#define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_1M))
wdenk03f5c552004-10-10 21:21:55 +0000227
Matthew McClintockcbfc7ce2006-06-28 10:46:13 -0500228#define LAWBAR4 ((CFG_PCI2_IO_PHYS>>12) & 0xfffff)
229#define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_1M))
wdenk03f5c552004-10-10 21:21:55 +0000230
231/* LBC window - maps 256M 0xf0000000 -> 0xffffffff */
232#define LAWBAR5 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
233#define LAWAR5 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M))
234
235 .section .bootpg, "ax"
236 .globl law_entry
237
238law_entry:
239 entry_start
240 .long 6
241 .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
242 .long LAWBAR4,LAWAR4,LAWBAR5,LAWAR5
243 entry_end