blob: aa7e9f8327535c6530c248f1dffa2f6a740d101b [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * board/config.h - configuration options, board specific
28 */
29
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050030#ifndef _M54455EVB_H
31#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050032
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37#define CONFIG_MCF5445x /* define processor family */
38#define CONFIG_M54455 /* define processor type */
39#define CONFIG_M54455EVB /* M54455EVB board */
40
TsiChungLiew8ae158c2007-08-16 15:05:11 -050041#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050043#define CONFIG_BAUDRATE 115200
TsiChungLiew8ae158c2007-08-16 15:05:11 -050044
45#undef CONFIG_WATCHDOG
46
47#define CONFIG_TIMESTAMP /* Print image info with timestamp */
48
49/*
50 * BOOTP options
51 */
52#define CONFIG_BOOTP_BOOTFILESIZE
53#define CONFIG_BOOTP_BOOTPATH
54#define CONFIG_BOOTP_GATEWAY
55#define CONFIG_BOOTP_HOSTNAME
56
57/* Command line configuration */
58#include <config_cmd_default.h>
59
60#define CONFIG_CMD_BOOTD
61#define CONFIG_CMD_CACHE
62#define CONFIG_CMD_DATE
63#define CONFIG_CMD_DHCP
64#define CONFIG_CMD_ELF
65#define CONFIG_CMD_EXT2
66#define CONFIG_CMD_FAT
67#define CONFIG_CMD_FLASH
68#define CONFIG_CMD_I2C
69#define CONFIG_CMD_IDE
70#define CONFIG_CMD_JFFS2
71#define CONFIG_CMD_MEMORY
72#define CONFIG_CMD_MISC
73#define CONFIG_CMD_MII
74#define CONFIG_CMD_NET
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050075#undef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -050076#define CONFIG_CMD_PING
77#define CONFIG_CMD_REGINFO
TsiChung Liewa7323bb2008-07-23 17:53:36 -050078#define CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -050079#define CONFIG_CMD_SF
TsiChungLiew8ae158c2007-08-16 15:05:11 -050080
81#undef CONFIG_CMD_LOADB
82#undef CONFIG_CMD_LOADS
83
84/* Network configuration */
85#define CONFIG_MCFFEC
86#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050087# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050088# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089# define CONFIG_SYS_DISCOVER_PHY
90# define CONFIG_SYS_RX_ETH_BUFFER 8
91# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093# define CONFIG_SYS_FEC0_PINMUX 0
94# define CONFIG_SYS_FEC1_PINMUX 0
95# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
96# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050097# define MCFFEC_TOUT_LOOP 50000
98# define CONFIG_HAS_ETH1
99
100# define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
101# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
102# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
103# define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
104# define CONFIG_ETHPRIME "FEC0"
105# define CONFIG_IPADDR 192.162.1.2
106# define CONFIG_NETMASK 255.255.255.0
107# define CONFIG_SERVERIP 192.162.1.1
108# define CONFIG_GATEWAYIP 192.162.1.1
109# define CONFIG_OVERWRITE_ETHADDR_ONCE
110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
112# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500113# define FECDUPLEX FULL
114# define FECSPEED _100BASET
115# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
117# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500118# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500120#endif
121
122#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -0500124/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500126#define CONFIG_EXTRA_ENV_SETTINGS \
127 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200128 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500129 "loadaddr=0x40010000\0" \
130 "sbfhdr=sbfhdr.bin\0" \
131 "uboot=u-boot.bin\0" \
132 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +0200133 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500134 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +0800135 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500136 "sf erase 0 30000;" \
137 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500138 "save\0" \
139 ""
TsiChung Liew9f751552008-07-23 20:38:53 -0500140#else
141/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#ifdef CONFIG_SYS_ATMEL_BOOT
143# define CONFIG_SYS_UBOOT_END 0x0403FFFF
144#elif defined(CONFIG_SYS_INTEL_BOOT)
145# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -0500146#endif
147#define CONFIG_EXTRA_ENV_SETTINGS \
148 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200149 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500150 "loadaddr=0x40010000\0" \
151 "uboot=u-boot.bin\0" \
152 "load=tftp ${loadaddr} ${uboot}\0" \
153 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200154 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
155 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
156 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
157 __stringify(CONFIG_SYS_UBOOT_END) ";" \
158 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500159 " ${filesize}; save\0" \
160 ""
161#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500162
163/* ATA configuration */
164#define CONFIG_ISO_PARTITION
165#define CONFIG_DOS_PARTITION
166#define CONFIG_IDE_RESET 1
167#define CONFIG_IDE_PREINIT 1
168#define CONFIG_ATAPI
169#undef CONFIG_LBA48
170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_IDE_MAXBUS 1
172#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
175#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
178#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
179#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
180#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500181
182/* Realtime clock */
183#define CONFIG_MCFRTC
184#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500186
187/* Timer */
188#define CONFIG_MCFTMR
189#undef CONFIG_MCFPIT
190
191/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200192#define CONFIG_SYS_I2C
193#define CONFIG_SYS_I2C_FSL
194#define CONFIG_SYS_FSL_I2C_SPEED 80000
195#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
196#define CONFIG_SYS_FSLI2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500198
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500199/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000200#define CONFIG_CF_SPI
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500201#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500202#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500204#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500205# define CONFIG_SPI_FLASH
206# define CONFIG_SPI_FLASH_STMICRO
207
TsiChung Liewee0a8462009-06-30 14:18:29 +0000208# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
209 DSPI_CTAR_PCSSCK_1CLK | \
210 DSPI_CTAR_PASC(0) | \
211 DSPI_CTAR_PDT(0) | \
212 DSPI_CTAR_CSSCK(0) | \
213 DSPI_CTAR_ASC(0) | \
214 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500215#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500216
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500217/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500218#ifdef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500219#define CONFIG_PCI 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600220#define CONFIG_PCI_PNP 1
TsiChung Liewf33fca22008-03-30 01:19:06 -0500221#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
226#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
227#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
230#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
231#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
234#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
235#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500236#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500237
238/* FPGA - Spartan 2 */
239/* experiment
Michal Simekb03b25c2013-05-01 18:05:56 +0200240#define CONFIG_FPGA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500241#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_FPGA_PROG_FEEDBACK
243#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500244*/
245
246/* Input, PCI, Flexbus, and VCO */
247#define CONFIG_EXTRA_CLOCK
248
TsiChung Liew9f751552008-07-23 20:38:53 -0500249#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PROMPT "-> "
252#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500253
254#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500256#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500258#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
260#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
261#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500262
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500264
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_HZ 1000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500266
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500268
269/*
270 * Low Level Configuration Settings
271 * (address mappings, register initial values, etc.)
272 * You should know what you are doing if you make changes here.
273 */
274
275/*-----------------------------------------------------------------------
276 * Definitions for initial stack pointer and data area (in DPRAM)
277 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200279#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200281#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200283#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500284
285/*-----------------------------------------------------------------------
286 * Start addresses for the final memory configuration
287 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500289 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_SDRAM_BASE 0x40000000
291#define CONFIG_SYS_SDRAM_BASE1 0x48000000
292#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
293#define CONFIG_SYS_SDRAM_CFG1 0x65311610
294#define CONFIG_SYS_SDRAM_CFG2 0x59670000
295#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
296#define CONFIG_SYS_SDRAM_EMOD 0x40010000
297#define CONFIG_SYS_SDRAM_MODE 0x00010033
298#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
301#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500302
TsiChung Liew9f751552008-07-23 20:38:53 -0500303#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800304# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200305# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500306#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500308#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
310#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800311
312/* Reserve 256 kB for malloc() */
313#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500314
315/*
316 * For booting Linux, the board info and command line data
317 * have to be in the first 8 MB of memory, since this is
318 * the maximum mapped by the Linux kernel during initialization ??
319 */
320/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500322
TsiChung Liew9f751552008-07-23 20:38:53 -0500323/*
324 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800325 * Environment is not embedded in u-boot. First time runing may have env
326 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500327 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500328#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0b5099a2008-09-10 22:48:00 +0200329# define CONFIG_ENV_IS_IN_SPI_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200330# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500331#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200332# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500333#endif
334#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500335
336/*-----------------------------------------------------------------------
337 * FLASH organization
338 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000340# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
341# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200342# define CONFIG_ENV_OFFSET 0x30000
343# define CONFIG_ENV_SIZE 0x2000
344# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500345#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#ifdef CONFIG_SYS_ATMEL_BOOT
347# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
348# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
349# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800350# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
351# define CONFIG_ENV_SIZE 0x2000
352# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500353#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#ifdef CONFIG_SYS_INTEL_BOOT
355# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
356# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
357# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
358# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200359# define CONFIG_ENV_SIZE 0x2000
360# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500361#endif
362
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_FLASH_CFI
364#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500365
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200366# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000367# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
369# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
370# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
371# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
372# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
373# define CONFIG_SYS_FLASH_CHECKSUM
374# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500375# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500376
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500377#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378# define CONFIG_SYS_ATMEL_REGION 4
379# define CONFIG_SYS_ATMEL_TOTALSECT 11
380# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
381# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500382#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500383#endif
384
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500385/*
386 * This is setting for JFFS2 support in u-boot.
387 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
388 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500389#ifdef CONFIG_CMD_JFFS2
390#ifdef CF_STMICRO_BOOT
391# define CONFIG_JFFS2_DEV "nor1"
392# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500394#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500396# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500397# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500399#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500401# define CONFIG_JFFS2_DEV "nor0"
402# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500404#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500405#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500406
407/*-----------------------------------------------------------------------
408 * Cache Configuration
409 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500411
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600412#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200413 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600414#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200415 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600416#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
417#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
418#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
419 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
420 CF_ACR_EN | CF_ACR_SM_ALL)
421#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
422 CF_CACR_ICINVA | CF_CACR_EUSP)
423#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
424 CF_CACR_DEC | CF_CACR_DDCM_P | \
425 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
426
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500427/*-----------------------------------------------------------------------
428 * Memory bank definitions
429 */
430/*
431 * CS0 - NOR Flash 1, 2, 4, or 8MB
432 * CS1 - CompactFlash and registers
433 * CS2 - CPLD
434 * CS3 - FPGA
435 * CS4 - Available
436 * CS5 - Available
437 */
438
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200439#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500440 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_CS0_BASE 0x04000000
442#define CONFIG_SYS_CS0_MASK 0x00070001
443#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500444/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200445#define CONFIG_SYS_CS1_BASE 0x00000000
446#define CONFIG_SYS_CS1_MASK 0x01FF0001
447#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500448
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500450#else
451/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452#define CONFIG_SYS_CS0_BASE 0x00000000
453#define CONFIG_SYS_CS0_MASK 0x01FF0001
454#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500455 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_CS1_BASE 0x04000000
457#define CONFIG_SYS_CS1_MASK 0x00070001
458#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500459
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200460#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500461#endif
462
463/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#define CONFIG_SYS_CS2_BASE 0x08000000
465#define CONFIG_SYS_CS2_MASK 0x00070001
466#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500467
468/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200469#define CONFIG_SYS_CS3_BASE 0x09000000
470#define CONFIG_SYS_CS3_MASK 0x00070001
471#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500472
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500473#endif /* _M54455EVB_H */