blob: c137da64b3796bf7e6001ac3aceaa075d4202d9a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +09002/*
3 * board/renesas/gose/gose.c
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +09006 */
7
8#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -07009#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060010#include <env.h>
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090011#include <malloc.h>
Nobuhiro Iwamatsu9d86e482014-12-09 11:24:01 +090012#include <dm.h>
13#include <dm/platform_data/serial_sh.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060014#include <env_internal.h>
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090015#include <asm/processor.h>
16#include <asm/mach-types.h>
17#include <asm/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090018#include <linux/errno.h>
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090019#include <asm/arch/sys_proto.h>
20#include <asm/gpio.h>
21#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090022#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsue2abab62014-11-12 11:29:39 +090023#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsuf0261242014-11-06 15:42:24 +090024#include <netdev.h>
25#include <miiphy.h>
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090026#include <i2c.h>
27#include "qos.h"
28
29DECLARE_GLOBAL_DATA_PTR;
30
31#define CLK2MHZ(clk) (clk / 1000 / 1000)
32void s_init(void)
33{
34 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
35 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
36 u32 stc;
37
38 /* Watchdog init */
39 writel(0xA5A5A500, &rwdt->rwtcsra);
40 writel(0xA5A5A500, &swdt->swtcsra);
41
42 /* CPU frequency setting. Set to 1.5GHz */
43 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
44 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
45
46 /* QoS */
47 qos_init();
48}
49
Marek Vasut49aefe32018-04-23 20:24:10 +020050#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsue2abab62014-11-12 11:29:39 +090051
52#define SD1CKCR 0xE6150078
53#define SD2CKCR 0xE615026C
54#define SD_97500KHZ 0x7
55
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090056int board_early_init_f(void)
57{
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090058 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
59
Marek Vasut49aefe32018-04-23 20:24:10 +020060 /*
61 * SD0 clock is set to 97.5MHz by default.
62 * Set SD1 and SD2 to the 97.5MHz as well.
63 */
Nobuhiro Iwamatsue2abab62014-11-12 11:29:39 +090064 writel(SD_97500KHZ, SD1CKCR);
65 writel(SD_97500KHZ, SD2CKCR);
66
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090067 return 0;
68}
69
Marek Vasut49aefe32018-04-23 20:24:10 +020070#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
Nobuhiro Iwamatsuf0261242014-11-06 15:42:24 +090071
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090072int board_init(void)
73{
74 /* adress of boot parameters */
Nobuhiro Iwamatsu5a290252014-11-10 13:58:50 +090075 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090076
Marek Vasut49aefe32018-04-23 20:24:10 +020077 /* Force ethernet PHY out of reset */
78 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
79 gpio_direction_output(ETHERNET_PHY_RESET, 0);
80 mdelay(10);
81 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsuf0261242014-11-06 15:42:24 +090082
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090083 return 0;
84}
85
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090086int dram_init(void)
87{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +053088 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut49aefe32018-04-23 20:24:10 +020089 return -EINVAL;
90
91 return 0;
92}
93
94int dram_init_banksize(void)
95{
96 fdtdec_setup_memory_banksize();
97
98 return 0;
99}
100
101/* KSZ8041RNLI */
102#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100103#define PHY_LED_MODE 0xC000
Marek Vasut49aefe32018-04-23 20:24:10 +0200104#define PHY_LED_MODE_ACK 0x4000
105int board_phy_config(struct phy_device *phydev)
106{
107 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
108 ret &= ~PHY_LED_MODE;
109 ret |= PHY_LED_MODE_ACK;
110 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +0900111
112 return 0;
113}
114
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +0900115void reset_cpu(ulong addr)
116{
Marek Vasut49aefe32018-04-23 20:24:10 +0200117 struct udevice *dev;
118 const u8 pmic_bus = 6;
119 const u8 pmic_addr = 0x58;
120 u8 data;
121 int ret;
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +0900122
Marek Vasut49aefe32018-04-23 20:24:10 +0200123 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
124 if (ret)
125 hang();
126
127 ret = dm_i2c_read(dev, 0x13, &data, 1);
128 if (ret)
129 hang();
130
131 data |= BIT(1);
132
133 ret = dm_i2c_write(dev, 0x13, &data, 1);
134 if (ret)
135 hang();
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +0900136}
Nobuhiro Iwamatsu9d86e482014-12-09 11:24:01 +0900137
Marek Vasut49aefe32018-04-23 20:24:10 +0200138enum env_location env_get_location(enum env_operation op, int prio)
139{
140 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu9d86e482014-12-09 11:24:01 +0900141
Marek Vasut49aefe32018-04-23 20:24:10 +0200142 /* Block environment access if loaded using JTAG */
143 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
144 (op != ENVOP_INIT))
145 return ENVL_UNKNOWN;
146
147 if (prio)
148 return ENVL_UNKNOWN;
149
150 return ENVL_SPI_FLASH;
151}