blob: a52d87dfd36be600f7fe49e21f6a79e312d6c5d4 [file] [log] [blame]
wdenkea66bc82004-04-15 23:23:39 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * 2004 (c) MontaVista Software, Inc.
7 *
8 * Configuation settings for the Intel Assabet board.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32#undef DEBUG
33
34#define CONFIG_INIT_CRITICAL
35
36/*
37 * High Level Configuration Options
38 * (easy to change)
39 */
40#define CONFIG_SA1110 1 /* This is an SA1100 CPU */
41#define CONFIG_ASSABET 1 /* on an Intel Assabet Board */
42
43#undef CONFIG_USE_IRQ
44
45#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS 1
47#define CONFIG_INITRD_TAG 1
48
49/*
50 * Size of malloc() pool
51 */
52#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
53#define CFG_GBL_DATA_SIZE 128 /* size rsrvd for initial data */
54
55/*
56 * Hardware drivers
57 */
58#define CONFIG_DRIVER_LAN91C96 /* we have an SMC9194 on-board */
59#define CONFIG_LAN91C96_BASE 0x18000000
60
61/*
62 * select serial console configuration
63 */
64#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on Intel Assabet */
65
66/* allow to overwrite serial and ethaddr */
67#define CONFIG_ENV_OVERWRITE
68
69#define CONFIG_BAUDRATE 115200
70
71#define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_DHCP)
72#define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
73
74/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
75#include <cmd_confdefs.h>
76
77#define CONFIG_BOOTDELAY 3
78#define CONFIG_BOOTARGS "console=ttySA0,115200n8 root=/dev/nfs ip=bootp"
79#define CONFIG_BOOTCOMMAND "bootp;tftp;bootm"
80#define CFG_AUTOLOAD "n" /* No autoload */
81
82#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
83#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
84#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
85#endif
86
87/*
88 * Miscellaneous configurable options
89 */
90#define CFG_LONGHELP /* undef to save memory */
91#define CFG_PROMPT "Intel Assabet # " /* Monitor Command Prompt */
92#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
93#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
94#define CFG_MAXARGS 16 /* max number of command args */
95#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
96
97#define CFG_MEMTEST_START 0xc0400000 /* memtest works on */
98#define CFG_MEMTEST_END 0xc0800000 /* 4 ... 8 MB in DRAM */
99
100#undef CFG_CLKS_IN_HZ
101
102#define CFG_LOAD_ADDR 0xc0000000 /* default load address */
103
104#define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
105#define CFG_CPUSPEED 0x0a /* set core clock to 206MHz */
106
107 /* valid baudrates */
108#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
109
110/*-----------------------------------------------------------------------
111 * Stack sizes
112 *
113 * The stack sizes are set up in start.S using the settings below
114 */
115#define CONFIG_STACKSIZE (128*1024) /* regular stack */
116#ifdef CONFIG_USE_IRQ
117#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
118#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
119#endif
120
121/*-----------------------------------------------------------------------
122 * Physical Memory Map
123 */
124#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SDRAM */
125#define PHYS_SDRAM_1 0xc0000000 /* SDRAM Bank #1 */
126#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
127
128#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
129#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
130#define PHYS_FLASH_BANK_SIZE 0x01000000 /* 16 MB Banks */
131#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
132
133#define CFG_MONITOR_BASE TEXT_BASE
134#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 KB for Monitor */
135
136#if CFG_MONITOR_BASE < CFG_FLASH_BASE
137#define CFG_RAMSTART
138#endif
139
140/*-----------------------------------------------------------------------
141 * FLASH and environment organization
142 */
143
144#define CFG_FLASH_BASE PHYS_FLASH_1
145#define CFG_FLASH_SIZE PHYS_FLASH_SIZE
146#define CFG_FLASH_CFI 1 /* flash is CFI conformant */
147#define CFG_FLASH_CFI_DRIVER 1 /* use common cfi driver */
148#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
149#define CFG_MAX_FLASH_BANKS 1 /* max # of memory banks */
150#define CFG_FLASH_INCREMENT 0 /* there is only one bank */
151#define CFG_MAX_FLASH_SECT 128 /* max # of sectors on one chip */
152#undef CFG_FLASH_PROTECTION
153#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
154
155#define CFG_ENV_IS_IN_FLASH 1
156
157#if defined(CFG_ENV_IS_IN_FLASH)
158#define CFG_ENV_IN_OWN_SECTOR 1
159#define CFG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SECT_SIZE)
160#define CFG_ENV_SIZE PHYS_FLASH_SECT_SIZE
161#define CFG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
162#endif
163
164#endif /* __CONFIG_H */