blob: ab535e15b5f9a89885b862dc513b6a9f28adb0ce [file] [log] [blame]
wdenk0608e042004-03-25 19:29:38 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2000-2005
wdenk0608e042004-03-25 19:29:38 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * board/config.h - configuration options, board specific
27 * Derived from ../tqm8xx/tqm8xx.c
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
Heiko Schochere604e402010-07-19 23:46:48 +020038#define CONFIG_MPC859T 1 /* This is a MPC859T CPU */
39#define CONFIG_KUP4X 1 /* ...on a KUP4X module */
wdenk0608e042004-03-25 19:29:38 +000040
Heiko Schochere604e402010-07-19 23:46:48 +020041#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
wdenk0608e042004-03-25 19:29:38 +000042#undef CONFIG_8xx_CONS_SMC2
43#undef CONFIG_8xx_CONS_NONE
Heiko Schochere604e402010-07-19 23:46:48 +020044#define CONFIG_BAUDRATE 115200 /* console baudrate */
wdenk0608e042004-03-25 19:29:38 +000045
Heiko Schochere604e402010-07-19 23:46:48 +020046#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk0608e042004-03-25 19:29:38 +000047
Heiko Schochere604e402010-07-19 23:46:48 +020048#define CONFIG_BOARD_TYPES 1 /* support board types */
49
50#define CONFIG_SYS_8XX_FACT 8 /* Multiply by 8 */
51#define CONFIG_SYS_8XX_XIN 16000000 /* 16 MHz in */
wdenk0608e042004-03-25 19:29:38 +000052
53
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define MPC8XX_HZ ((CONFIG_SYS_8XX_XIN) * (CONFIG_SYS_8XX_FACT))
wdenk0608e042004-03-25 19:29:38 +000055
56/* should ALWAYS define this, measure_gclk in speed.c is unreliable */
57/* in general, we always know this for FADS+new ADS anyway */
58#define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ
59
60
61#undef CONFIG_BOOTARGS
62
63
64#define CONFIG_EXTRA_ENV_SETTINGS \
65"slot_a_boot=setenv bootargs root=/dev/hda2 ip=off;" \
66 "run addhw;diskboot 200000 0:1;bootm 200000\0" \
Heiko Schochere604e402010-07-19 23:46:48 +020067"usb_boot=setenv bootargs root=/dev/sda2 ip=off; \
68 run addhw; sleep 2; usb reset; usb scan; usbboot 200000 0:1; \
69 usb stop; bootm 200000\0" \
wdenk0608e042004-03-25 19:29:38 +000070"nfs_boot=dhcp;run nfsargs addip addhw;bootm 200000\0" \
71"panic_boot=echo No Bootdevice !!! reset\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010072"nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
wdenk0608e042004-03-25 19:29:38 +000073"ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010074"addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:${gatewayip}" \
75 ":${netmask}:${hostname}:${netdev}:off\0" \
76"addhw=setenv bootargs ${bootargs} hw=${hw} key1=${key1} panic=1\0" \
wdenk0608e042004-03-25 19:29:38 +000077"netdev=eth0\0" \
78"silent=1\0" \
79"load=tftp 200000 bootloader-4x.bitmap;tftp 100000 bootloader-4x.bin\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010080"update=protect off 1:0-5;era 1:0-5;cp.b 100000 40000000 ${filesize};" \
wdenk0608e042004-03-25 19:29:38 +000081 "cp.b 200000 40040000 14000\0"
82
83#define CONFIG_BOOTCOMMAND \
Heiko Schochere604e402010-07-19 23:46:48 +020084 "run usb_boot;run slot_a_boot;run nfs_boot;run panic_boot"
wdenk0608e042004-03-25 19:29:38 +000085
86
87#define CONFIG_MISC_INIT_R 1
88#define CONFIG_MISC_INIT_F 1
89
90#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Heiko Schochere604e402010-07-19 23:46:48 +020091#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk0608e042004-03-25 19:29:38 +000092
wdenk02b11f82004-05-12 22:54:36 +000093#define CONFIG_WATCHDOG 1 /* watchdog enabled */
wdenk0608e042004-03-25 19:29:38 +000094
95#define CONFIG_STATUS_LED 1 /* Status LED enabled */
96
97#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
98
Jon Loeliger7be044e2007-07-09 21:24:19 -050099/*
100 * BOOTP options
101 */
102#define CONFIG_BOOTP_SUBNETMASK
103#define CONFIG_BOOTP_GATEWAY
104#define CONFIG_BOOTP_HOSTNAME
105#define CONFIG_BOOTP_BOOTPATH
106#define CONFIG_BOOTP_BOOTFILESIZE
107
wdenk0608e042004-03-25 19:29:38 +0000108
109#define CONFIG_MAC_PARTITION
110#define CONFIG_DOS_PARTITION
111
wdenk02b11f82004-05-12 22:54:36 +0000112/*
113 * enable I2C and select the hardware/software driver
114 */
115#undef CONFIG_HARD_I2C /* I2C with hardware support */
116#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
wdenk0608e042004-03-25 19:29:38 +0000117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
119#define CONFIG_SYS_I2C_SLAVE 0xFE
wdenk02b11f82004-05-12 22:54:36 +0000120
121#ifdef CONFIG_SOFT_I2C
122/*
123 * Software (bit-bang) I2C driver configuration
124 */
125#define PB_SCL 0x00000020 /* PB 26 */
126#define PB_SDA 0x00000010 /* PB 27 */
127
128#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
129#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
130#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
131#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
132#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
133 else immr->im_cpm.cp_pbdat &= ~PB_SDA
134#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
135 else immr->im_cpm.cp_pbdat &= ~PB_SCL
136#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
137#endif /* CONFIG_SOFT_I2C */
138
139
140/*-----------------------------------------------------------------------
141 * I2C Configuration
142 */
143
Heiko Schochere604e402010-07-19 23:46:48 +0200144#define CONFIG_SYS_I2C_PICIO_ADDR 0x21 /* PCF8574 IO Expander */
145#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
wdenk02b11f82004-05-12 22:54:36 +0000146
147
148/* List of I2C addresses to be verified by POST */
149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define I2C_ADDR_LIST {CONFIG_SYS_I2C_PICIO_ADDR, \
151 CONFIG_SYS_I2C_RTC_ADDR, \
wdenk02b11f82004-05-12 22:54:36 +0000152 }
153
154
155#define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_DISCOVER_PHY
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200158#define CONFIG_MII
wdenk02b11f82004-05-12 22:54:36 +0000159
wdenk0608e042004-03-25 19:29:38 +0000160#undef CONFIG_KUP4K_LOGO
161
162/* Define to allow the user to overwrite serial and ethaddr */
163#define CONFIG_ENV_OVERWRITE
164
wdenk02b11f82004-05-12 22:54:36 +0000165
wdenk02b11f82004-05-12 22:54:36 +0000166/* POST support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_POST (CONFIG_SYS_POST_CPU | \
168 CONFIG_SYS_POST_RTC | \
169 CONFIG_SYS_POST_I2C)
wdenk02b11f82004-05-12 22:54:36 +0000170
wdenk0608e042004-03-25 19:29:38 +0000171
Jon Loeliger348f2582007-07-08 13:46:18 -0500172/*
173 * Command line configuration.
174 */
175#include <config_cmd_default.h>
176
177#define CONFIG_CMD_DATE
178#define CONFIG_CMD_DHCP
179#define CONFIG_CMD_FAT
180#define CONFIG_CMD_I2C
181#define CONFIG_CMD_IDE
182#define CONFIG_CMD_NFS
Jon Loeliger348f2582007-07-08 13:46:18 -0500183#define CONFIG_CMD_SNTP
184#define CONFIG_CMD_USB
185
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500186#ifdef CONFIG_POST
187 #define CONFIG_CMD_DIAG
188#endif
wdenk0608e042004-03-25 19:29:38 +0000189
190/*
191 * Miscellaneous configurable options
192 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_LONGHELP /* undef to save memory */
194#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger348f2582007-07-08 13:46:18 -0500195#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0608e042004-03-25 19:29:38 +0000197#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0608e042004-03-25 19:29:38 +0000199#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
201#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
202#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0608e042004-03-25 19:29:38 +0000203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_MEMTEST_START 0x000400000 /* memtest works on */
205#define CONFIG_SYS_MEMTEST_END 0x003C00000 /* 4 ... 60 MB in DRAM */
206#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
wdenk0608e042004-03-25 19:29:38 +0000207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk0608e042004-03-25 19:29:38 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 }
wdenk0608e042004-03-25 19:29:38 +0000211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_CONSOLE_INFO_QUIET 1
wdenk0608e042004-03-25 19:29:38 +0000213
214/*
215 * Low Level Configuration Settings
216 * (address mappings, register initial values, etc.)
217 * You should know what you are doing if you make changes here.
218 */
219/*-----------------------------------------------------------------------
220 * Internal Memory Mapped Register
221 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_IMMR 0xFFF00000
wdenk0608e042004-03-25 19:29:38 +0000223
224/*-----------------------------------------------------------------------
225 * Definitions for initial stack pointer and data area (in DPRAM)
226 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
228#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
229#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
230#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
231#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0608e042004-03-25 19:29:38 +0000232
233/*-----------------------------------------------------------------------
234 * Start addresses for the final memory configuration
235 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk0608e042004-03-25 19:29:38 +0000237 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_SDRAM_BASE 0x00000000
239#define CONFIG_SYS_FLASH_BASE 0x40000000
240#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 256 kB for Monitor */
241#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
242#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk0608e042004-03-25 19:29:38 +0000243
244/*
245 * For booting Linux, the board info and command line data
246 * have to be in the first 8 MB of memory, since this is
247 * the maximum mapped by the Linux kernel during initialization.
248 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0608e042004-03-25 19:29:38 +0000250
251/*-----------------------------------------------------------------------
252 * FLASH organization
253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
255#define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
wdenk0608e042004-03-25 19:29:38 +0000256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
258#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk0608e042004-03-25 19:29:38 +0000259
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200260#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200261#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
262#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
263#define CONFIG_ENV_SECT_SIZE 0x10000
wdenk0608e042004-03-25 19:29:38 +0000264
265/* Address and size of Redundant Environment Sector */
266#if 0
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200267#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
268#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenk0608e042004-03-25 19:29:38 +0000269#endif
270/*-----------------------------------------------------------------------
271 * Hardware Information Block
272 */
wdenk02b11f82004-05-12 22:54:36 +0000273#if 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_HWINFO_OFFSET 0x000F0000 /* offset of HW Info block */
275#define CONFIG_SYS_HWINFO_SIZE 0x00000100 /* size of HW Info block */
276#define CONFIG_SYS_HWINFO_MAGIC 0x4B26500D /* 'K&P<CR>' */
wdenk0608e042004-03-25 19:29:38 +0000277#endif
278/*-----------------------------------------------------------------------
279 * Cache Configuration
280 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger348f2582007-07-08 13:46:18 -0500282#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk0608e042004-03-25 19:29:38 +0000284#endif
285
286/*-----------------------------------------------------------------------
287 * SYPCR - System Protection Control 11-9
288 * SYPCR can only be written once after reset!
289 *-----------------------------------------------------------------------
290 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
291 */
wdenk02b11f82004-05-12 22:54:36 +0000292#if 0 && defined(CONFIG_WATCHDOG) /* KUP uses external TPS3705 WD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk0608e042004-03-25 19:29:38 +0000294 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
295#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk0608e042004-03-25 19:29:38 +0000297#endif
298
299/*-----------------------------------------------------------------------
300 * SIUMCR - SIU Module Configuration 11-6
301 *-----------------------------------------------------------------------
302 * PCMCIA config., multi-function pin tri-state
303 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00)
wdenk0608e042004-03-25 19:29:38 +0000305
306/*-----------------------------------------------------------------------
307 * TBSCR - Time Base Status and Control 11-26
308 *-----------------------------------------------------------------------
309 * Clear Reference Interrupt Status, Timebase freezing enabled
310 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk0608e042004-03-25 19:29:38 +0000312
313
314/*-----------------------------------------------------------------------
315 * PISCR - Periodic Interrupt Status and Control 11-31
316 *-----------------------------------------------------------------------
317 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
318 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk0608e042004-03-25 19:29:38 +0000320
321
322/*-----------------------------------------------------------------------
323 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
324 *-----------------------------------------------------------------------
325 * set the PLL, the low-power modes and the reset control (15-29)
326 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_PLPRCR ((CONFIG_SYS_8XX_FACT << PLPRCR_MFI_SHIFT) | \
wdenk0608e042004-03-25 19:29:38 +0000328 PLPRCR_SPLSS | PLPRCR_TEXPS)
329
330
331/*-----------------------------------------------------------------------
332 * SCCR - System Clock and reset Control Register 15-27
333 *-----------------------------------------------------------------------
334 * Set clock output, timebase and RTC source and divider,
335 * power management and some other internal clocks
336 */
337#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF01 | \
wdenk0608e042004-03-25 19:29:38 +0000339 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
340 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
341 SCCR_DFALCD00)
342
343/*-----------------------------------------------------------------------
344 * PCMCIA stuff
345 *-----------------------------------------------------------------------
346 *
347 */
348
349/* KUP4K use both slots, SLOT_A as "primary". */
350#define CONFIG_PCMCIA_SLOT_A 1
351
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
353#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
354#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
355#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
356#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
357#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
358#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
359#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk0608e042004-03-25 19:29:38 +0000360
361#define PCMCIA_SOCKETS_NO 1
362#define PCMCIA_MEM_WIN_NO 8
363/*-----------------------------------------------------------------------
364 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
365 *-----------------------------------------------------------------------
366 */
367
368#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
369
370#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
371#define CONFIG_IDE_LED 1 /* LED for ide supported */
372#undef CONFIG_IDE_RESET /* reset for ide not supported */
373
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_IDE_MAXBUS 1
375#define CONFIG_SYS_IDE_MAXDEVICE 2
wdenk0608e042004-03-25 19:29:38 +0000376
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk0608e042004-03-25 19:29:38 +0000378
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_ATA_IDE1_OFFSET (4 * CONFIG_SYS_PCMCIA_MEM_SIZE)
wdenk0608e042004-03-25 19:29:38 +0000380
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk0608e042004-03-25 19:29:38 +0000382
383/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk0608e042004-03-25 19:29:38 +0000385
386/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk0608e042004-03-25 19:29:38 +0000388
389/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk0608e042004-03-25 19:29:38 +0000391
392
393/*-----------------------------------------------------------------------
394 *
395 *-----------------------------------------------------------------------
396 *
397 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_DER 0
wdenk0608e042004-03-25 19:29:38 +0000399
400/*
401 * Init Memory Controller:
402 *
403 * BR0/1 and OR0/1 (FLASH)
404 */
405#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
406
407/* used to re-map FLASH both when starting from SRAM or FLASH:
408 * restrict access enough to keep SRAM working (if any)
409 * but not too much to meddle with FLASH accesses
410 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
412#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenk0608e042004-03-25 19:29:38 +0000413
414/*
415 * FLASH timing:
416 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200417#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
wdenk0608e042004-03-25 19:29:38 +0000418 OR_SCY_2_CLK | OR_EHTR | OR_BI)
419
Heiko Schochere604e402010-07-19 23:46:48 +0200420#define CONFIG_SYS_OR0_REMAP \
421 (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
422#define CONFIG_SYS_OR0_PRELIM \
423 (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
424#define CONFIG_SYS_BR0_PRELIM \
425 ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
wdenk0608e042004-03-25 19:29:38 +0000426
427
428/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200429#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenk0608e042004-03-25 19:29:38 +0000430
431
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432#define CONFIG_SYS_MPTPR 0x400
wdenk0608e042004-03-25 19:29:38 +0000433
434/*
435 * MAMR settings for SDRAM
436 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_MAMR 0x80802114
wdenk0608e042004-03-25 19:29:38 +0000438
439
440/*
Heiko Schochere604e402010-07-19 23:46:48 +0200441 * Chip Selects
442 */
443
444#define CONFIG_SYS_OR4 0xFFFF8926
445#define CONFIG_SYS_BR4 0x90000401
446
447#define LATCH_ADDR 0x90000200
448
449/*
wdenk0608e042004-03-25 19:29:38 +0000450 * Internal Definitions
451 *
452 * Boot Flags
453 */
454#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
455#define BOOTFLAG_WARM 0x02 /* Software reboot */
456
457
458#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
Heiko Schochere604e402010-07-19 23:46:48 +0200459
wdenk0608e042004-03-25 19:29:38 +0000460#define CONFIG_AUTOBOOT_STOP_STR "." /* easy to stop for now */
461#define CONFIG_SILENT_CONSOLE 1
462
wdenk5cf91d62004-04-23 20:32:05 +0000463#define CONFIG_USB_STORAGE 1
464#define CONFIG_USB_SL811HS 1
465
wdenk0608e042004-03-25 19:29:38 +0000466#endif /* __CONFIG_H */