blob: 13760db78da46ded4bb13167ccb723346cf97818 [file] [log] [blame]
Jon Loeliger25d83d72007-04-11 16:51:02 -05001/*
2 * Copyright 2007 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
Ed Swarthout837f1ba2007-07-27 01:50:51 -050025#include <pci.h>
Jon Loeliger25d83d72007-04-11 16:51:02 -050026#include <asm/processor.h>
Kumar Gala1167a2f2008-08-26 08:02:30 -050027#include <asm/mmu.h>
Jon Loeliger25d83d72007-04-11 16:51:02 -050028#include <asm/immap_85xx.h>
Ed Swarthout837f1ba2007-07-27 01:50:51 -050029#include <asm/immap_fsl_pci.h>
Kumar Gala1167a2f2008-08-26 08:02:30 -050030#include <asm/fsl_ddr_sdram.h>
Kumar Gala56a92702007-08-30 16:18:18 -050031#include <asm/io.h>
Jon Loeliger25d83d72007-04-11 16:51:02 -050032#include <miiphy.h>
Kumar Galaaddce572007-11-26 17:12:24 -060033#include <libfdt.h>
34#include <fdt_support.h>
Andy Fleming216f2a72008-08-31 16:33:29 -050035#include <tsec.h>
Ben Warren0b252f52008-08-31 21:41:08 -070036#include <netdev.h>
Jon Loeliger25d83d72007-04-11 16:51:02 -050037
38#include "../common/pixis.h"
Andy Fleming216f2a72008-08-31 16:33:29 -050039#include "../common/sgmii_riser.h"
Jon Loeliger25d83d72007-04-11 16:51:02 -050040
Jon Loeliger25d83d72007-04-11 16:51:02 -050041int checkboard (void)
42{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
44 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
45 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
Jon Loeliger25d83d72007-04-11 16:51:02 -050046
Wolfgang Denk2f152782007-05-05 18:23:11 +020047 if ((uint)&gur->porpllsr != 0xe00e0000) {
Wolfgang Denk9b55a252008-07-11 01:16:00 +020048 printf("immap size error %lx\n",(ulong)&gur->porpllsr);
Jon Loeliger25d83d72007-04-11 16:51:02 -050049 }
Kumar Galae5852782008-07-14 14:07:01 -050050 printf ("Board: MPC8544DS, System ID: 0x%02x, "
51 "System Version: 0x%02x, FPGA Version: 0x%02x\n",
52 in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
53 in8(PIXIS_BASE + PIXIS_PVER));
Jon Loeliger25d83d72007-04-11 16:51:02 -050054
Ed Swarthout837f1ba2007-07-27 01:50:51 -050055 lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
56 lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
57 ecm->eedr = 0xffffffff; /* Clear ecm errors */
58 ecm->eeer = 0xffffffff; /* Enable ecm errors */
59
Jon Loeliger25d83d72007-04-11 16:51:02 -050060 return 0;
61}
62
Becky Bruce9973e3c2008-06-09 16:03:40 -050063phys_size_t
Jon Loeliger25d83d72007-04-11 16:51:02 -050064initdram(int board_type)
65{
66 long dram_size = 0;
67
68 puts("Initializing\n");
69
Kumar Gala1167a2f2008-08-26 08:02:30 -050070 dram_size = fsl_ddr_sdram();
71
72 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
73
74 dram_size *= 0x100000;
Jon Loeliger25d83d72007-04-11 16:51:02 -050075
Jon Loeliger25d83d72007-04-11 16:51:02 -050076 puts(" DDR: ");
77 return dram_size;
78}
79
Ed Swarthout837f1ba2007-07-27 01:50:51 -050080#ifdef CONFIG_PCI1
81static struct pci_controller pci1_hose;
82#endif
83
84#ifdef CONFIG_PCIE1
85static struct pci_controller pcie1_hose;
86#endif
87
88#ifdef CONFIG_PCIE2
89static struct pci_controller pcie2_hose;
90#endif
91
92#ifdef CONFIG_PCIE3
93static struct pci_controller pcie3_hose;
94#endif
95
Kumar Gala2dba0de2008-10-21 08:28:33 -050096extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
97extern void fsl_pci_init(struct pci_controller *hose);
98
Ed Swarthout837f1ba2007-07-27 01:50:51 -050099int first_free_busno=0;
100
101void
102pci_init_board(void)
103{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500105 uint devdisr = gur->devdisr;
106 uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
107 uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
108
109 debug (" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
110 devdisr, io_sel, host_agent);
111
112 if (io_sel & 1) {
113 if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
114 printf (" eTSEC1 is in sgmii mode.\n");
115 if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
116 printf (" eTSEC3 is in sgmii mode.\n");
117 }
118
119#ifdef CONFIG_PCIE3
120{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500122 struct pci_controller *hose = &pcie3_hose;
Ed Swarthoutf97abbf2008-04-25 01:08:32 -0500123 int pcie_ep = (host_agent == 1);
Roy Zang9afc2ef2009-01-09 16:00:55 +0800124 int pcie_configured = io_sel >= 6;
Kumar Gala2dba0de2008-10-21 08:28:33 -0500125 struct pci_region *r = hose->regions;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500126
127 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
128 printf ("\n PCIE3 connected to ULI as %s (base address %x)",
129 pcie_ep ? "End Point" : "Root Complex",
130 (uint)pci);
131 if (pci->pme_msg_det) {
132 pci->pme_msg_det = 0xffffffff;
133 debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
134 }
135 printf ("\n");
136
137 /* inbound */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500138 r += fsl_pci_setup_inbound_windows(r);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500139
140 /* outbound memory */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500141 pci_set_region(r++,
Kumar Gala10795f42008-12-02 16:08:36 -0600142 CONFIG_SYS_PCIE3_MEM_BUS,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143 CONFIG_SYS_PCIE3_MEM_PHYS,
144 CONFIG_SYS_PCIE3_MEM_SIZE,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500145 PCI_REGION_MEM);
146
147 /* outbound io */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500148 pci_set_region(r++,
Kumar Gala5f91ef62008-12-02 16:08:37 -0600149 CONFIG_SYS_PCIE3_IO_BUS,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150 CONFIG_SYS_PCIE3_IO_PHYS,
151 CONFIG_SYS_PCIE3_IO_SIZE,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500152 PCI_REGION_IO);
153
Kumar Gala10795f42008-12-02 16:08:36 -0600154#ifdef CONFIG_SYS_PCIE3_MEM_BUS2
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500155 /* outbound memory */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500156 pci_set_region(r++,
Kumar Gala10795f42008-12-02 16:08:36 -0600157 CONFIG_SYS_PCIE3_MEM_BUS2,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158 CONFIG_SYS_PCIE3_MEM_PHYS2,
159 CONFIG_SYS_PCIE3_MEM_SIZE2,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500160 PCI_REGION_MEM);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500161#endif
Kumar Gala2dba0de2008-10-21 08:28:33 -0500162 hose->region_count = r - hose->regions;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500163 hose->first_busno=first_free_busno;
164 pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
165
166 fsl_pci_init(hose);
167
168 first_free_busno=hose->last_busno+1;
169 printf (" PCIE3 on bus %02x - %02x\n",
170 hose->first_busno,hose->last_busno);
171
Kumar Gala56a92702007-08-30 16:18:18 -0500172 /*
173 * Activate ULI1575 legacy chip by performing a fake
174 * memory access. Needed to make ULI RTC work.
175 */
Kumar Gala10795f42008-12-02 16:08:36 -0600176 in_be32((u32 *)CONFIG_SYS_PCIE3_MEM_BUS);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500177 } else {
178 printf (" PCIE3: disabled\n");
179 }
180
181 }
182#else
183 gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
184#endif
185
186#ifdef CONFIG_PCIE1
187 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500189 struct pci_controller *hose = &pcie1_hose;
190 int pcie_ep = (host_agent == 5);
Roy Zang6d3a10f2009-01-09 16:02:35 +0800191 int pcie_configured = io_sel >= 2;
Kumar Gala2dba0de2008-10-21 08:28:33 -0500192 struct pci_region *r = hose->regions;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500193
194 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
195 printf ("\n PCIE1 connected to Slot2 as %s (base address %x)",
196 pcie_ep ? "End Point" : "Root Complex",
197 (uint)pci);
198 if (pci->pme_msg_det) {
199 pci->pme_msg_det = 0xffffffff;
200 debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
201 }
202 printf ("\n");
203
204 /* inbound */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500205 r += fsl_pci_setup_inbound_windows(r);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500206
207 /* outbound memory */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500208 pci_set_region(r++,
Kumar Gala10795f42008-12-02 16:08:36 -0600209 CONFIG_SYS_PCIE1_MEM_BUS,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210 CONFIG_SYS_PCIE1_MEM_PHYS,
211 CONFIG_SYS_PCIE1_MEM_SIZE,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500212 PCI_REGION_MEM);
213
214 /* outbound io */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500215 pci_set_region(r++,
Kumar Gala5f91ef62008-12-02 16:08:37 -0600216 CONFIG_SYS_PCIE1_IO_BUS,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217 CONFIG_SYS_PCIE1_IO_PHYS,
218 CONFIG_SYS_PCIE1_IO_SIZE,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500219 PCI_REGION_IO);
220
Kumar Gala10795f42008-12-02 16:08:36 -0600221#ifdef CONFIG_SYS_PCIE1_MEM_BUS2
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500222 /* outbound memory */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500223 pci_set_region(r++,
Kumar Gala10795f42008-12-02 16:08:36 -0600224 CONFIG_SYS_PCIE1_MEM_BUS2,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225 CONFIG_SYS_PCIE1_MEM_PHYS2,
226 CONFIG_SYS_PCIE1_MEM_SIZE2,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500227 PCI_REGION_MEM);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500228#endif
Kumar Gala2dba0de2008-10-21 08:28:33 -0500229 hose->region_count = r - hose->regions;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500230 hose->first_busno=first_free_busno;
231
232 pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
233
234 fsl_pci_init(hose);
235
236 first_free_busno=hose->last_busno+1;
237 printf(" PCIE1 on bus %02x - %02x\n",
238 hose->first_busno,hose->last_busno);
239
240 } else {
241 printf (" PCIE1: disabled\n");
242 }
243
244 }
245#else
246 gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
247#endif
248
249#ifdef CONFIG_PCIE2
250 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500252 struct pci_controller *hose = &pcie2_hose;
253 int pcie_ep = (host_agent == 3);
Roy Zang6d3a10f2009-01-09 16:02:35 +0800254 int pcie_configured = io_sel >= 4;
Kumar Gala2dba0de2008-10-21 08:28:33 -0500255 struct pci_region *r = hose->regions;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500256
257 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
258 printf ("\n PCIE2 connected to Slot 1 as %s (base address %x)",
259 pcie_ep ? "End Point" : "Root Complex",
260 (uint)pci);
261 if (pci->pme_msg_det) {
262 pci->pme_msg_det = 0xffffffff;
263 debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
264 }
265 printf ("\n");
266
267 /* inbound */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500268 r += fsl_pci_setup_inbound_windows(r);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500269
270 /* outbound memory */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500271 pci_set_region(r++,
Kumar Gala10795f42008-12-02 16:08:36 -0600272 CONFIG_SYS_PCIE2_MEM_BUS,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273 CONFIG_SYS_PCIE2_MEM_PHYS,
274 CONFIG_SYS_PCIE2_MEM_SIZE,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500275 PCI_REGION_MEM);
276
277 /* outbound io */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500278 pci_set_region(r++,
Kumar Gala5f91ef62008-12-02 16:08:37 -0600279 CONFIG_SYS_PCIE2_IO_BUS,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280 CONFIG_SYS_PCIE2_IO_PHYS,
281 CONFIG_SYS_PCIE2_IO_SIZE,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500282 PCI_REGION_IO);
283
Kumar Gala10795f42008-12-02 16:08:36 -0600284#ifdef CONFIG_SYS_PCIE2_MEM_BUS2
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500285 /* outbound memory */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500286 pci_set_region(r++,
Kumar Gala10795f42008-12-02 16:08:36 -0600287 CONFIG_SYS_PCIE2_MEM_BUS2,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288 CONFIG_SYS_PCIE2_MEM_PHYS2,
289 CONFIG_SYS_PCIE2_MEM_SIZE2,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500290 PCI_REGION_MEM);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500291#endif
Kumar Gala2dba0de2008-10-21 08:28:33 -0500292 hose->region_count = r - hose->regions;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500293 hose->first_busno=first_free_busno;
294 pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
295
296 fsl_pci_init(hose);
297 first_free_busno=hose->last_busno+1;
298 printf (" PCIE2 on bus %02x - %02x\n",
299 hose->first_busno,hose->last_busno);
300
301 } else {
302 printf (" PCIE2: disabled\n");
303 }
304
305 }
306#else
307 gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
308#endif
309
310
311#ifdef CONFIG_PCI1
312{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500314 struct pci_controller *hose = &pci1_hose;
Kumar Gala2dba0de2008-10-21 08:28:33 -0500315 struct pci_region *r = hose->regions;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500316
317 uint pci_agent = (host_agent == 6);
318 uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */
319 uint pci_32 = 1;
320 uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
321 uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
322
323
324 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
325 printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n",
326 (pci_32) ? 32 : 64,
327 (pci_speed == 33333000) ? "33" :
328 (pci_speed == 66666000) ? "66" : "unknown",
329 pci_clk_sel ? "sync" : "async",
330 pci_agent ? "agent" : "host",
331 pci_arb ? "arbiter" : "external-arbiter",
332 (uint)pci
333 );
334
335 /* inbound */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500336 r += fsl_pci_setup_inbound_windows(r);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500337
338 /* outbound memory */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500339 pci_set_region(r++,
Kumar Gala10795f42008-12-02 16:08:36 -0600340 CONFIG_SYS_PCI1_MEM_BUS,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341 CONFIG_SYS_PCI1_MEM_PHYS,
342 CONFIG_SYS_PCI1_MEM_SIZE,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500343 PCI_REGION_MEM);
344
345 /* outbound io */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500346 pci_set_region(r++,
Kumar Gala5f91ef62008-12-02 16:08:37 -0600347 CONFIG_SYS_PCI1_IO_BUS,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348 CONFIG_SYS_PCI1_IO_PHYS,
349 CONFIG_SYS_PCI1_IO_SIZE,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500350 PCI_REGION_IO);
Kumar Gala2dba0de2008-10-21 08:28:33 -0500351
Kumar Gala10795f42008-12-02 16:08:36 -0600352#ifdef CONFIG_SYS_PCIE3_MEM_BUS2
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500353 /* outbound memory */
Kumar Gala2dba0de2008-10-21 08:28:33 -0500354 pci_set_region(r++,
Kumar Gala10795f42008-12-02 16:08:36 -0600355 CONFIG_SYS_PCIE3_MEM_BUS2,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356 CONFIG_SYS_PCIE3_MEM_PHYS2,
357 CONFIG_SYS_PCIE3_MEM_SIZE2,
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500358 PCI_REGION_MEM);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500359#endif
Kumar Gala2dba0de2008-10-21 08:28:33 -0500360 hose->region_count = r - hose->regions;
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500361 hose->first_busno=first_free_busno;
362 pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
363
364 fsl_pci_init(hose);
365 first_free_busno=hose->last_busno+1;
366 printf ("PCI on bus %02x - %02x\n",
367 hose->first_busno,hose->last_busno);
368 } else {
369 printf (" PCI: disabled\n");
370 }
371}
372#else
373 gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
374#endif
375}
376
377
Jon Loeliger25d83d72007-04-11 16:51:02 -0500378int last_stage_init(void)
379{
380 return 0;
381}
382
383
384unsigned long
385get_board_sys_clk(ulong dummy)
386{
387 u8 i, go_bit, rd_clks;
388 ulong val = 0;
389
390 go_bit = in8(PIXIS_BASE + PIXIS_VCTL);
391 go_bit &= 0x01;
392
393 rd_clks = in8(PIXIS_BASE + PIXIS_VCFGEN0);
394 rd_clks &= 0x1C;
395
396 /*
397 * Only if both go bit and the SCLK bit in VCFGEN0 are set
398 * should we be using the AUX register. Remember, we also set the
399 * GO bit to boot from the alternate bank on the on-board flash
400 */
401
402 if (go_bit) {
403 if (rd_clks == 0x1c)
404 i = in8(PIXIS_BASE + PIXIS_AUX);
405 else
406 i = in8(PIXIS_BASE + PIXIS_SPD);
407 } else {
408 i = in8(PIXIS_BASE + PIXIS_SPD);
409 }
410
411 i &= 0x07;
412
413 switch (i) {
414 case 0:
415 val = 33333333;
416 break;
417 case 1:
418 val = 40000000;
419 break;
420 case 2:
421 val = 50000000;
422 break;
423 case 3:
424 val = 66666666;
425 break;
426 case 4:
427 val = 83000000;
428 break;
429 case 5:
430 val = 100000000;
431 break;
432 case 6:
433 val = 133333333;
434 break;
435 case 7:
436 val = 166666666;
437 break;
438 }
439
440 return val;
441}
442
Andy Fleming216f2a72008-08-31 16:33:29 -0500443int board_eth_init(bd_t *bis)
444{
Ben Warren0b252f52008-08-31 21:41:08 -0700445#ifdef CONFIG_TSEC_ENET
Andy Fleming216f2a72008-08-31 16:33:29 -0500446 struct tsec_info_struct tsec_info[2];
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Andy Fleming216f2a72008-08-31 16:33:29 -0500448 uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
449 int num = 0;
450
451#ifdef CONFIG_TSEC1
452 SET_STD_TSEC_INFO(tsec_info[num], 1);
453 if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
454 tsec_info[num].flags |= TSEC_SGMII;
455 num++;
456#endif
457#ifdef CONFIG_TSEC3
458 SET_STD_TSEC_INFO(tsec_info[num], 3);
459 if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
460 tsec_info[num].flags |= TSEC_SGMII;
461 num++;
462#endif
463
464 if (!num) {
465 printf("No TSECs initialized\n");
466
467 return 0;
468 }
469
470 if (io_sel & 1)
471 fsl_sgmii_riser_init(tsec_info, num);
472
473
474 tsec_eth_init(bis, tsec_info, num);
Andy Fleming216f2a72008-08-31 16:33:29 -0500475#endif
Ben Warren0b252f52008-08-31 21:41:08 -0700476 return pci_eth_init(bis);
477}
Andy Fleming216f2a72008-08-31 16:33:29 -0500478
Kumar Galaaddce572007-11-26 17:12:24 -0600479#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Gala2dba0de2008-10-21 08:28:33 -0500480extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100481 struct pci_controller *hose);
Kumar Galaaddce572007-11-26 17:12:24 -0600482
Kumar Gala2dba0de2008-10-21 08:28:33 -0500483void ft_board_setup(void *blob, bd_t *bd)
Jon Loeliger25d83d72007-04-11 16:51:02 -0500484{
Wolfgang Denk2f152782007-05-05 18:23:11 +0200485 ft_cpu_setup(blob, bd);
Jon Loeliger25d83d72007-04-11 16:51:02 -0500486
Kumar Gala2dba0de2008-10-21 08:28:33 -0500487
Ed Swarthoutf75e89e2007-08-30 01:58:48 -0500488#ifdef CONFIG_PCI1
Kumar Gala2dba0de2008-10-21 08:28:33 -0500489 ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500490#endif
491#ifdef CONFIG_PCIE2
Kumar Gala2dba0de2008-10-21 08:28:33 -0500492 ft_fsl_pci_setup(blob, "pci1", &pcie1_hose);
Kumar Galaaddce572007-11-26 17:12:24 -0600493#endif
494#ifdef CONFIG_PCIE1
Kumar Gala2dba0de2008-10-21 08:28:33 -0500495 ft_fsl_pci_setup(blob, "pci2", &pcie3_hose);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500496#endif
497#ifdef CONFIG_PCIE3
Kumar Gala2dba0de2008-10-21 08:28:33 -0500498 ft_fsl_pci_setup(blob, "pci3", &pcie2_hose);
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500499#endif
Andy Flemingfeede8b2008-12-05 20:10:22 -0600500#ifdef CONFIG_FSL_SGMII_RISER
501 fsl_sgmii_riser_fdt_fixup(blob);
502#endif
Jon Loeliger25d83d72007-04-11 16:51:02 -0500503}
504#endif