blob: 6fdab33487b123b238b7860cb6be4aaf1e040e66 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk42d1f032003-10-15 23:53:47 +00002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2002,2003 Motorola,Inc.
5 * Xianghua Xiao <X.Xiao@motorola.com>
wdenk42d1f032003-10-15 23:53:47 +00006 */
7
wdenk0ac6f8b2004-07-09 23:27:13 +00008/*
9 * mpc8540ads board configuration file
10 *
11 * Please refer to doc/README.mpc85xx for more info.
12 *
13 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050014 * search for CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Wolfgang Denk2ae18242010-10-06 09:05:45 +020020/*
21 * default CCARBAR is at 0xff700000
22 * assume U-Boot is less than 0.5MB
23 */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024
Jon Loeliger288693a2005-07-25 12:14:54 -050025#ifndef CONFIG_HAS_FEC
26#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
27#endif
28
Gabor Juhos842033e2013-05-30 07:06:12 +000029#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050030#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
wdenk42d1f032003-10-15 23:53:47 +000031#define CONFIG_ENV_OVERWRITE
wdenk42d1f032003-10-15 23:53:47 +000032
wdenk0ac6f8b2004-07-09 23:27:13 +000033/*
34 * sysclk for MPC85xx
35 *
36 * Two valid values are:
37 * 33000000
38 * 66000000
39 *
40 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000041 * is likely the desired value here, so that is now the default.
42 * The board, however, can run at 66MHz. In any event, this value
43 * must match the settings of some switches. Details can be found
44 * in the README.mpc85xxads.
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050045 *
46 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
47 * 33MHz to accommodate, based on a PCI pin.
48 * Note that PCI-X won't work at 33MHz.
wdenk0ac6f8b2004-07-09 23:27:13 +000049 */
50
wdenk9aea9532004-08-01 23:02:45 +000051#ifndef CONFIG_SYS_CLK_FREQ
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050052#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000053#endif
54
wdenk0ac6f8b2004-07-09 23:27:13 +000055/*
56 * These can be toggled for performance analysis, otherwise use default.
57 */
58#define CONFIG_L2_CACHE /* toggle L2 cache */
59#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000060
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
62#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000063
Timur Tabie46fedf2011-08-04 18:03:41 -050064#define CONFIG_SYS_CCSRBAR 0xe0000000
65#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000066
Kumar Gala9617c8d2008-06-06 13:12:18 -050067/* DDR Setup */
Kumar Gala9617c8d2008-06-06 13:12:18 -050068#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
69#define CONFIG_DDR_SPD
70#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk9aea9532004-08-01 23:02:45 +000071
Kumar Gala9617c8d2008-06-06 13:12:18 -050072#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
73
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
75#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000076
Kumar Gala9617c8d2008-06-06 13:12:18 -050077#define CONFIG_DIMM_SLOTS_PER_CTLR 1
78#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000079
Kumar Gala9617c8d2008-06-06 13:12:18 -050080/* I2C addresses of SPD EEPROMs */
81#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000082
Kumar Gala9617c8d2008-06-06 13:12:18 -050083/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
85#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
86#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
87#define CONFIG_SYS_DDR_TIMING_1 0x37344321
88#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
89#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
90#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
91#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +000092
wdenk0ac6f8b2004-07-09 23:27:13 +000093/*
94 * SDRAM on the Local Bus
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
97#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +000098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
100#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
103#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
104#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
105#undef CONFIG_SYS_FLASH_CHECKSUM
106#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
107#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000108
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200109#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
112#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000113#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000115#endif
116
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200117#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_FLASH_CFI
119#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk42d1f032003-10-15 23:53:47 +0000120
wdenk42d1f032003-10-15 23:53:47 +0000121#undef CONFIG_CLOCKS_IN_MHZ
122
wdenk0ac6f8b2004-07-09 23:27:13 +0000123/*
124 * Local Bus Definitions
125 */
126
127/*
128 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000130 *
131 * For BR2, need:
132 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
133 * port-size = 32-bits = BR2[19:20] = 11
134 * no parity checking = BR2[21:22] = 00
135 * SDRAM for MSEL = BR2[24:26] = 011
136 * Valid = BR[31] = 1
137 *
138 * 0 4 8 12 16 20 24 28
139 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
140 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000142 * FIXME: the top 17 bits of BR2.
143 */
144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000146
147/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000149 *
150 * For OR2, need:
151 * 64MB mask for AM, OR2[0:7] = 1111 1100
152 * XAM, OR2[17:18] = 11
153 * 9 columns OR2[19-21] = 010
154 * 13 rows OR2[23-25] = 100
155 * EAD set for extra time OR[31] = 1
156 *
157 * 0 4 8 12 16 20 24 28
158 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
159 */
160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
164#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
165#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
166#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000167
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500168#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
169 | LSDMR_RFCR5 \
170 | LSDMR_PRETOACT3 \
171 | LSDMR_ACTTORW3 \
172 | LSDMR_BL8 \
173 | LSDMR_WRC2 \
174 | LSDMR_CL3 \
175 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000176 )
177
178/*
179 * SDRAM Controller configuration sequence.
180 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500181#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
182#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
183#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
184#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
185#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000186
wdenk9aea9532004-08-01 23:02:45 +0000187/*
188 * 32KB, 8-bit wide for ADS config reg
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_BR4_PRELIM 0xf8000801
191#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
192#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_INIT_RAM_LOCK 1
195#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200196#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000197
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200198#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
202#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000203
204/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_NS16550_SERIAL
206#define CONFIG_SYS_NS16550_REG_SIZE 1
207#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk42d1f032003-10-15 23:53:47 +0000208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000210 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
213#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk42d1f032003-10-15 23:53:47 +0000214
Jon Loeliger20476722006-10-20 15:50:15 -0500215/*
216 * I2C
217 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200218#define CONFIG_SYS_I2C
219#define CONFIG_SYS_I2C_FSL
220#define CONFIG_SYS_FSL_I2C_SPEED 400000
221#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
222#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
223#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000224
wdenk0ac6f8b2004-07-09 23:27:13 +0000225/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600226#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600227#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600228#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000230
231/*
232 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300233 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000234 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600235#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600236#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600237#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600239#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600240#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
242#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000243
wdenk42d1f032003-10-15 23:53:47 +0000244#if defined(CONFIG_PCI)
wdenk42d1f032003-10-15 23:53:47 +0000245#undef CONFIG_EEPRO100
wdenk0ac6f8b2004-07-09 23:27:13 +0000246#undef CONFIG_TULIP
247
248#if !defined(CONFIG_PCI_PNP)
249 #define PCI_ENET0_IOADDR 0xe0000000
250 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200251 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000252#endif
253
wdenk0ac6f8b2004-07-09 23:27:13 +0000254#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0ac6f8b2004-07-09 23:27:13 +0000256
257#endif /* CONFIG_PCI */
258
wdenk0ac6f8b2004-07-09 23:27:13 +0000259#if defined(CONFIG_TSEC_ENET)
260
wdenk0ac6f8b2004-07-09 23:27:13 +0000261#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500262#define CONFIG_TSEC1 1
263#define CONFIG_TSEC1_NAME "TSEC0"
264#define CONFIG_TSEC2 1
265#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000266#define TSEC1_PHY_ADDR 0
267#define TSEC2_PHY_ADDR 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000268#define TSEC1_PHYIDX 0
269#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500270#define TSEC1_FLAGS TSEC_GIGABIT
271#define TSEC2_FLAGS TSEC_GIGABIT
wdenk9aea9532004-08-01 23:02:45 +0000272
Jon Loeliger288693a2005-07-25 12:14:54 -0500273#if CONFIG_HAS_FEC
wdenk9aea9532004-08-01 23:02:45 +0000274#define CONFIG_MPC85XX_FEC 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500275#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk9aea9532004-08-01 23:02:45 +0000276#define FEC_PHY_ADDR 3
wdenk0ac6f8b2004-07-09 23:27:13 +0000277#define FEC_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500278#define FEC_FLAGS 0
Jon Loeliger288693a2005-07-25 12:14:54 -0500279#endif
wdenk9aea9532004-08-01 23:02:45 +0000280
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500281/* Options are: TSEC[0-1], FEC */
282#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000283
284#endif /* CONFIG_TSEC_ENET */
285
wdenk0ac6f8b2004-07-09 23:27:13 +0000286/*
287 * Environment
288 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200291 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
292 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000293#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200295 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000296#endif
297
wdenk0ac6f8b2004-07-09 23:27:13 +0000298#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000300
Jon Loeliger2835e512007-06-13 13:22:08 -0500301/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500302 * BOOTP options
303 */
304#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500305
Jon Loeliger659e2f62007-07-10 09:10:49 -0500306/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500307 * Command line configuration.
308 */
Jon Loeliger2835e512007-06-13 13:22:08 -0500309
wdenk0ac6f8b2004-07-09 23:27:13 +0000310#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000311
312/*
313 * Miscellaneous configurable options
314 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000316
wdenk42d1f032003-10-15 23:53:47 +0000317/*
318 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500319 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000320 * the maximum mapped by the Linux kernel during initialization.
321 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500322#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
323#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000324
Jon Loeliger2835e512007-06-13 13:22:08 -0500325#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000326#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk42d1f032003-10-15 23:53:47 +0000327#endif
328
wdenk9aea9532004-08-01 23:02:45 +0000329/*
330 * Environment Configuration
331 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000332
333/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000334#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500335#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000336#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000337#define CONFIG_HAS_ETH2
wdenk42d1f032003-10-15 23:53:47 +0000338#endif
339
wdenk0ac6f8b2004-07-09 23:27:13 +0000340#define CONFIG_IPADDR 192.168.1.253
341
Mario Six5bc05432018-03-28 14:38:20 +0200342#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000343#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000344#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000345
346#define CONFIG_SERVERIP 192.168.1.1
347#define CONFIG_GATEWAYIP 192.168.1.1
348#define CONFIG_NETMASK 255.255.255.0
349
350#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
351
wdenk9aea9532004-08-01 23:02:45 +0000352#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk0ac6f8b2004-07-09 23:27:13 +0000353 "netdev=eth0\0" \
354 "consoledev=ttyS0\0" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500355 "ramdiskaddr=1000000\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500356 "ramdiskfile=your.ramdisk.u-boot\0" \
357 "fdtaddr=400000\0" \
358 "fdtfile=your.fdt.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000359
wdenk9aea9532004-08-01 23:02:45 +0000360#define CONFIG_NFSBOOTCOMMAND \
wdenk0ac6f8b2004-07-09 23:27:13 +0000361 "setenv bootargs root=/dev/nfs rw " \
362 "nfsroot=$serverip:$rootpath " \
363 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
364 "console=$consoledev,$baudrate $othbootargs;" \
365 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500366 "tftp $fdtaddr $fdtfile;" \
367 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000368
369#define CONFIG_RAMBOOTCOMMAND \
370 "setenv bootargs root=/dev/ram rw " \
371 "console=$consoledev,$baudrate $othbootargs;" \
372 "tftp $ramdiskaddr $ramdiskfile;" \
373 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500374 "tftp $fdtaddr $fdtfile;" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500375 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000376
377#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000378
379#endif /* __CONFIG_H */