wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1 | /* |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 2 | * Copyright 2004 Freescale Semiconductor. |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 3 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 4 | * Xianghua Xiao <X.Xiao@motorola.com> |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 25 | /* |
| 26 | * mpc8540ads board configuration file |
| 27 | * |
| 28 | * Please refer to doc/README.mpc85xx for more info. |
| 29 | * |
| 30 | * Make sure you change the MAC address and other network params first, |
| 31 | * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 32 | */ |
| 33 | |
| 34 | #ifndef __CONFIG_H |
| 35 | #define __CONFIG_H |
| 36 | |
| 37 | /* High Level Configuration Options */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 38 | #define CONFIG_BOOKE 1 /* BOOKE */ |
| 39 | #define CONFIG_E500 1 /* BOOKE e500 family */ |
| 40 | #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ |
| 41 | #define CONFIG_MPC8540 1 /* MPC8540 specific */ |
| 42 | #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 43 | |
Jon Loeliger | 288693a | 2005-07-25 12:14:54 -0500 | [diff] [blame] | 44 | #ifndef CONFIG_HAS_FEC |
| 45 | #define CONFIG_HAS_FEC 1 /* 8540 has FEC */ |
| 46 | #endif |
| 47 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 48 | #define CONFIG_PCI |
| 49 | #define CONFIG_TSEC_ENET /* tsec ethernet support */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 50 | #define CONFIG_ENV_OVERWRITE |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 51 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 52 | #define CONFIG_DDR_DLL /* possible DLL fix needed */ |
| 53 | #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 54 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 55 | #define CONFIG_DDR_ECC /* only for ECC DDR module */ |
| 56 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 57 | |
Kumar Gala | 7232a27 | 2008-01-16 01:32:06 -0600 | [diff] [blame] | 58 | #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 59 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 60 | /* |
| 61 | * sysclk for MPC85xx |
| 62 | * |
| 63 | * Two valid values are: |
| 64 | * 33000000 |
| 65 | * 66000000 |
| 66 | * |
| 67 | * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 68 | * is likely the desired value here, so that is now the default. |
| 69 | * The board, however, can run at 66MHz. In any event, this value |
| 70 | * must match the settings of some switches. Details can be found |
| 71 | * in the README.mpc85xxads. |
Matthew McClintock | 34c3c0e | 2006-06-28 10:47:03 -0500 | [diff] [blame] | 72 | * |
| 73 | * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to |
| 74 | * 33MHz to accommodate, based on a PCI pin. |
| 75 | * Note that PCI-X won't work at 33MHz. |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 76 | */ |
| 77 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 78 | #ifndef CONFIG_SYS_CLK_FREQ |
Matthew McClintock | 34c3c0e | 2006-06-28 10:47:03 -0500 | [diff] [blame] | 79 | #define CONFIG_SYS_CLK_FREQ 33000000 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 80 | #endif |
| 81 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 82 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 83 | /* |
| 84 | * These can be toggled for performance analysis, otherwise use default. |
| 85 | */ |
| 86 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 87 | #define CONFIG_BTB /* toggle branch predition */ |
| 88 | #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 89 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 90 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 91 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 92 | #undef CFG_DRAM_TEST /* memory test, takes time */ |
| 93 | #define CFG_MEMTEST_START 0x00200000 /* memtest region */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 94 | #define CFG_MEMTEST_END 0x00400000 |
| 95 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 96 | |
| 97 | /* |
| 98 | * Base addresses -- Note these are effective addresses where the |
| 99 | * actual resources get mapped (not physical addresses) |
| 100 | */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 101 | #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ |
| 102 | #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ |
Kumar Gala | f69766e | 2008-01-30 14:55:14 -0600 | [diff] [blame] | 103 | #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 104 | #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 105 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 106 | |
| 107 | /* |
| 108 | * DDR Setup |
| 109 | */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 110 | #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 111 | #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 112 | |
| 113 | #if defined(CONFIG_SPD_EEPROM) |
| 114 | /* |
| 115 | * Determine DDR configuration from I2C interface. |
| 116 | */ |
| 117 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ |
| 118 | |
| 119 | #else |
| 120 | /* |
| 121 | * Manually set up DDR parameters |
| 122 | */ |
| 123 | #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */ |
| 124 | #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ |
| 125 | #define CFG_DDR_CS0_CONFIG 0x80000002 |
| 126 | #define CFG_DDR_TIMING_1 0x37344321 |
| 127 | #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
| 128 | #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
| 129 | #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ |
| 130 | #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ |
| 131 | #endif |
| 132 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 133 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 134 | /* |
| 135 | * SDRAM on the Local Bus |
| 136 | */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 137 | #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 138 | #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 139 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 140 | #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
| 141 | #define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 142 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 143 | #define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ |
| 144 | #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ |
| 145 | #define CFG_MAX_FLASH_SECT 64 /* sectors per device */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 146 | #undef CFG_FLASH_CHECKSUM |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 147 | #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 148 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 149 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 150 | #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ |
| 151 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 152 | #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) |
| 153 | #define CFG_RAMBOOT |
| 154 | #else |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 155 | #undef CFG_RAMBOOT |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 156 | #endif |
| 157 | |
wdenk | cf33678 | 2004-10-10 20:23:57 +0000 | [diff] [blame] | 158 | #define CFG_FLASH_CFI_DRIVER |
| 159 | #define CFG_FLASH_CFI |
| 160 | #define CFG_FLASH_EMPTY_INFO |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 161 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 162 | #undef CONFIG_CLOCKS_IN_MHZ |
| 163 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 164 | |
| 165 | /* |
| 166 | * Local Bus Definitions |
| 167 | */ |
| 168 | |
| 169 | /* |
| 170 | * Base Register 2 and Option Register 2 configure SDRAM. |
| 171 | * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. |
| 172 | * |
| 173 | * For BR2, need: |
| 174 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 175 | * port-size = 32-bits = BR2[19:20] = 11 |
| 176 | * no parity checking = BR2[21:22] = 00 |
| 177 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 178 | * Valid = BR[31] = 1 |
| 179 | * |
| 180 | * 0 4 8 12 16 20 24 28 |
| 181 | * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 |
| 182 | * |
| 183 | * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into |
| 184 | * FIXME: the top 17 bits of BR2. |
| 185 | */ |
| 186 | |
| 187 | #define CFG_BR2_PRELIM 0xf0001861 |
| 188 | |
| 189 | /* |
| 190 | * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. |
| 191 | * |
| 192 | * For OR2, need: |
| 193 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 194 | * XAM, OR2[17:18] = 11 |
| 195 | * 9 columns OR2[19-21] = 010 |
| 196 | * 13 rows OR2[23-25] = 100 |
| 197 | * EAD set for extra time OR[31] = 1 |
| 198 | * |
| 199 | * 0 4 8 12 16 20 24 28 |
| 200 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 |
| 201 | */ |
| 202 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 203 | #define CFG_OR2_PRELIM 0xfc006901 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 204 | |
| 205 | #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 206 | #define CFG_LBC_LBCR 0x00000000 /* LB config reg */ |
| 207 | #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 208 | #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ |
| 209 | |
| 210 | /* |
| 211 | * LSDMR masks |
| 212 | */ |
| 213 | #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) |
| 214 | #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) |
| 215 | #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) |
| 216 | #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) |
| 217 | #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) |
| 218 | #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) |
| 219 | #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) |
| 220 | #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) |
| 221 | #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) |
| 222 | #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) |
| 223 | #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) |
| 224 | #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) |
| 225 | #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) |
| 226 | #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) |
| 227 | #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) |
| 228 | |
| 229 | #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) |
| 230 | #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) |
| 231 | #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) |
| 232 | #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) |
| 233 | #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) |
| 234 | #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) |
| 235 | #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) |
| 236 | #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) |
| 237 | |
| 238 | #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \ |
| 239 | | CFG_LBC_LSDMR_RFCR5 \ |
| 240 | | CFG_LBC_LSDMR_PRETOACT3 \ |
| 241 | | CFG_LBC_LSDMR_ACTTORW3 \ |
| 242 | | CFG_LBC_LSDMR_BL8 \ |
| 243 | | CFG_LBC_LSDMR_WRC2 \ |
| 244 | | CFG_LBC_LSDMR_CL3 \ |
| 245 | | CFG_LBC_LSDMR_RFEN \ |
| 246 | ) |
| 247 | |
| 248 | /* |
| 249 | * SDRAM Controller configuration sequence. |
| 250 | */ |
| 251 | #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 252 | | CFG_LBC_LSDMR_OP_PCHALL) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 253 | #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 254 | | CFG_LBC_LSDMR_OP_ARFRSH) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 255 | #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 256 | | CFG_LBC_LSDMR_OP_ARFRSH) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 257 | #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 258 | | CFG_LBC_LSDMR_OP_MRW) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 259 | #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 260 | | CFG_LBC_LSDMR_OP_NORMAL) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 261 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 262 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 263 | /* |
| 264 | * 32KB, 8-bit wide for ADS config reg |
| 265 | */ |
| 266 | #define CFG_BR4_PRELIM 0xf8000801 |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 267 | #define CFG_OR4_PRELIM 0xffffe1f1 |
| 268 | #define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 269 | |
| 270 | #define CONFIG_L1_INIT_RAM |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 271 | #define CFG_INIT_RAM_LOCK 1 |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 272 | #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 273 | #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 274 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 275 | #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 276 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 277 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 278 | |
wdenk | a119190 | 2005-01-09 17:12:27 +0000 | [diff] [blame] | 279 | #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 280 | #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 281 | |
| 282 | /* Serial Port */ |
| 283 | #define CONFIG_CONS_INDEX 1 |
| 284 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
| 285 | #define CFG_NS16550 |
| 286 | #define CFG_NS16550_SERIAL |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 287 | #define CFG_NS16550_REG_SIZE 1 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 288 | #define CFG_NS16550_CLK get_bus_freq(0) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 289 | |
| 290 | #define CFG_BAUDRATE_TABLE \ |
| 291 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 292 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 293 | #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500) |
| 294 | #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 295 | |
| 296 | /* Use the HUSH parser */ |
| 297 | #define CFG_HUSH_PARSER |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 298 | #ifdef CFG_HUSH_PARSER |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 299 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 300 | #endif |
| 301 | |
Matthew McClintock | 0e16387 | 2006-06-28 10:43:36 -0500 | [diff] [blame] | 302 | /* pass open firmware flat tree */ |
Kumar Gala | 0fd5ec6 | 2007-11-28 22:54:27 -0600 | [diff] [blame] | 303 | #define CONFIG_OF_LIBFDT 1 |
| 304 | #define CONFIG_OF_BOARD_SETUP 1 |
| 305 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
Matthew McClintock | 0e16387 | 2006-06-28 10:43:36 -0500 | [diff] [blame] | 306 | |
| 307 | #define CFG_64BIT_VSPRINTF 1 |
| 308 | #define CFG_64BIT_STRTOUL 1 |
| 309 | |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 310 | /* |
| 311 | * I2C |
| 312 | */ |
| 313 | #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ |
| 314 | #define CONFIG_HARD_I2C /* I2C with hardware support*/ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 315 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
| 316 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 317 | #define CFG_I2C_SLAVE 0x7F |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 318 | #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 319 | #define CFG_I2C_OFFSET 0x3000 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 320 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 321 | /* RapidIO MMU */ |
| 322 | #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */ |
| 323 | #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE |
| 324 | #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */ |
| 325 | |
| 326 | /* |
| 327 | * General PCI |
Sergei Shtylyov | 362dd83 | 2006-12-27 22:07:15 +0300 | [diff] [blame] | 328 | * Memory space is mapped 1-1, but I/O space must start from 0. |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 329 | */ |
| 330 | #define CFG_PCI1_MEM_BASE 0x80000000 |
| 331 | #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE |
| 332 | #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
Sergei Shtylyov | 362dd83 | 2006-12-27 22:07:15 +0300 | [diff] [blame] | 333 | #define CFG_PCI1_IO_BASE 0x00000000 |
Matthew McClintock | c88f9fe | 2006-06-28 10:45:41 -0500 | [diff] [blame] | 334 | #define CFG_PCI1_IO_PHYS 0xe2000000 |
| 335 | #define CFG_PCI1_IO_SIZE 0x100000 /* 1M */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 336 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 337 | #if defined(CONFIG_PCI) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 338 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 339 | #define CONFIG_NET_MULTI |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 340 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 341 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 342 | #undef CONFIG_EEPRO100 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 343 | #undef CONFIG_TULIP |
| 344 | |
| 345 | #if !defined(CONFIG_PCI_PNP) |
| 346 | #define PCI_ENET0_IOADDR 0xe0000000 |
| 347 | #define PCI_ENET0_MEMADDR 0xe0000000 |
| 348 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 349 | #endif |
| 350 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 351 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 352 | #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
| 353 | |
| 354 | #endif /* CONFIG_PCI */ |
| 355 | |
| 356 | |
| 357 | #if defined(CONFIG_TSEC_ENET) |
| 358 | |
| 359 | #ifndef CONFIG_NET_MULTI |
| 360 | #define CONFIG_NET_MULTI 1 |
| 361 | #endif |
| 362 | |
| 363 | #define CONFIG_MII 1 /* MII PHY management */ |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 364 | #define CONFIG_TSEC1 1 |
| 365 | #define CONFIG_TSEC1_NAME "TSEC0" |
| 366 | #define CONFIG_TSEC2 1 |
| 367 | #define CONFIG_TSEC2_NAME "TSEC1" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 368 | #define TSEC1_PHY_ADDR 0 |
| 369 | #define TSEC2_PHY_ADDR 1 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 370 | #define TSEC1_PHYIDX 0 |
| 371 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 372 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 373 | #define TSEC2_FLAGS TSEC_GIGABIT |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 374 | |
Jon Loeliger | 288693a | 2005-07-25 12:14:54 -0500 | [diff] [blame] | 375 | |
| 376 | #if CONFIG_HAS_FEC |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 377 | #define CONFIG_MPC85XX_FEC 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 378 | #define CONFIG_MPC85XX_FEC_NAME "FEC" |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 379 | #define FEC_PHY_ADDR 3 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 380 | #define FEC_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 381 | #define FEC_FLAGS 0 |
Jon Loeliger | 288693a | 2005-07-25 12:14:54 -0500 | [diff] [blame] | 382 | #endif |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 383 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 384 | /* Options are: TSEC[0-1], FEC */ |
| 385 | #define CONFIG_ETHPRIME "TSEC0" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 386 | |
| 387 | #endif /* CONFIG_TSEC_ENET */ |
| 388 | |
| 389 | |
| 390 | /* |
| 391 | * Environment |
| 392 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 393 | #ifndef CFG_RAMBOOT |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 394 | #define CFG_ENV_IS_IN_FLASH 1 |
| 395 | #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 396 | #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 397 | #define CFG_ENV_SIZE 0x2000 |
| 398 | #else |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 399 | #define CFG_NO_FLASH 1 /* Flash is not usable now */ |
| 400 | #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ |
| 401 | #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) |
| 402 | #define CFG_ENV_SIZE 0x2000 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 403 | #endif |
| 404 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 405 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 406 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 407 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 408 | |
| 409 | /* |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 410 | * BOOTP options |
| 411 | */ |
| 412 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 413 | #define CONFIG_BOOTP_BOOTPATH |
| 414 | #define CONFIG_BOOTP_GATEWAY |
| 415 | #define CONFIG_BOOTP_HOSTNAME |
| 416 | |
| 417 | |
| 418 | /* |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 419 | * Command line configuration. |
| 420 | */ |
| 421 | #include <config_cmd_default.h> |
| 422 | |
| 423 | #define CONFIG_CMD_PING |
| 424 | #define CONFIG_CMD_I2C |
Kumar Gala | 82ac8c9 | 2007-12-07 12:04:30 -0600 | [diff] [blame] | 425 | #define CONFIG_CMD_ELF |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 426 | |
| 427 | #if defined(CONFIG_PCI) |
| 428 | #define CONFIG_CMD_PCI |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 429 | #endif |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 430 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 431 | #if defined(CFG_RAMBOOT) |
| 432 | #undef CONFIG_CMD_ENV |
| 433 | #undef CONFIG_CMD_LOADS |
| 434 | #endif |
| 435 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 436 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 437 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 438 | |
| 439 | /* |
| 440 | * Miscellaneous configurable options |
| 441 | */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 442 | #define CFG_LONGHELP /* undef to save memory */ |
Kumar Gala | 22abb2d | 2007-11-29 10:34:28 -0600 | [diff] [blame] | 443 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 444 | #define CFG_LOAD_ADDR 0x2000000 /* default load address */ |
| 445 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
| 446 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 447 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 448 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 449 | #else |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 450 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 451 | #endif |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 452 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 453 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 454 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 455 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 456 | #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 457 | |
| 458 | /* |
| 459 | * For booting Linux, the board info and command line data |
| 460 | * have to be in the first 8 MB of memory, since this is |
| 461 | * the maximum mapped by the Linux kernel during initialization. |
| 462 | */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 463 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 464 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 465 | /* |
| 466 | * Internal Definitions |
| 467 | * |
| 468 | * Boot Flags |
| 469 | */ |
| 470 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 471 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 472 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 473 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 474 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 475 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 476 | #endif |
| 477 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 478 | |
| 479 | /* |
| 480 | * Environment Configuration |
| 481 | */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 482 | |
| 483 | /* The mac addresses for all ethernet interface */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 484 | #if defined(CONFIG_TSEC_ENET) |
Andy Fleming | 10327dc | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 485 | #define CONFIG_HAS_ETH0 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 486 | #define CONFIG_ETHADDR 00:E0:0C:00:00:FD |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 487 | #define CONFIG_HAS_ETH1 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 488 | #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 489 | #define CONFIG_HAS_ETH2 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 490 | #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 491 | #endif |
| 492 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 493 | #define CONFIG_IPADDR 192.168.1.253 |
| 494 | |
| 495 | #define CONFIG_HOSTNAME unknown |
| 496 | #define CONFIG_ROOTPATH /nfsroot |
| 497 | #define CONFIG_BOOTFILE your.uImage |
| 498 | |
| 499 | #define CONFIG_SERVERIP 192.168.1.1 |
| 500 | #define CONFIG_GATEWAYIP 192.168.1.1 |
| 501 | #define CONFIG_NETMASK 255.255.255.0 |
| 502 | |
| 503 | #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ |
| 504 | |
| 505 | #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ |
| 506 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ |
| 507 | |
| 508 | #define CONFIG_BAUDRATE 115200 |
| 509 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 510 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 511 | "netdev=eth0\0" \ |
| 512 | "consoledev=ttyS0\0" \ |
Andy Fleming | d3ec0d9 | 2007-05-10 17:50:01 -0500 | [diff] [blame] | 513 | "ramdiskaddr=1000000\0" \ |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 514 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
| 515 | "fdtaddr=400000\0" \ |
| 516 | "fdtfile=your.fdt.dtb\0" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 517 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 518 | #define CONFIG_NFSBOOTCOMMAND \ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 519 | "setenv bootargs root=/dev/nfs rw " \ |
| 520 | "nfsroot=$serverip:$rootpath " \ |
| 521 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 522 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 523 | "tftp $loadaddr $bootfile;" \ |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 524 | "tftp $fdtaddr $fdtfile;" \ |
| 525 | "bootm $loadaddr - $fdtaddr" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 526 | |
| 527 | #define CONFIG_RAMBOOTCOMMAND \ |
| 528 | "setenv bootargs root=/dev/ram rw " \ |
| 529 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 530 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 531 | "tftp $loadaddr $bootfile;" \ |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 532 | "tftp $fdtaddr $fdtfile;" \ |
Andy Fleming | d3ec0d9 | 2007-05-10 17:50:01 -0500 | [diff] [blame] | 533 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 534 | |
| 535 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 536 | |
| 537 | #endif /* __CONFIG_H */ |