blob: 0da66181e909c9b4d100fdf9efb82b882c13ebc8 [file] [log] [blame]
wdenkc00b5f82002-11-03 11:12:02 +00001/*----------------------------------------------------------------------------+
Josh Boyer31773492009-08-07 13:53:20 -04002| This source code is dual-licensed. You may use it under the terms of the
3| GNU General Public License version 2, or under the license below.
wdenkc00b5f82002-11-03 11:12:02 +00004|
wdenkba56f622004-02-06 23:19:44 +00005| This source code has been made available to you by IBM on an AS-IS
6| basis. Anyone receiving this source is licensed under IBM
7| copyrights to use it in any way he or she deems fit, including
8| copying it, modifying it, compiling it, and redistributing it either
9| with or without modifications. No license under IBM patents or
10| patent applications is to be implied by the copyright license.
wdenkc00b5f82002-11-03 11:12:02 +000011|
wdenkba56f622004-02-06 23:19:44 +000012| Any user of this software should understand that IBM cannot provide
13| technical support for this software and will not be responsible for
14| any consequences resulting from the use of this software.
wdenkc00b5f82002-11-03 11:12:02 +000015|
wdenkba56f622004-02-06 23:19:44 +000016| Any person who transfers this source code or any derivative work
17| must include the IBM copyright notice, this paragraph, and the
18| preceding two paragraphs in the transferred software.
wdenkc00b5f82002-11-03 11:12:02 +000019|
wdenkba56f622004-02-06 23:19:44 +000020| COPYRIGHT I B M CORPORATION 1999
21| LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
wdenkc00b5f82002-11-03 11:12:02 +000022+----------------------------------------------------------------------------*/
23
Larry Johnsonc46f5332007-12-22 15:15:13 -050024/*
25 * (C) Copyright 2006
26 * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
27 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
28 * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
29 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
30 * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
31 *
Stefan Roese5e7abce2010-09-11 09:31:43 +020032 * (C) Copyright 2010
33 * Stefan Roese, DENX Software Engineering, sr@denx.de.
34 *
Larry Johnsonc46f5332007-12-22 15:15:13 -050035 * This program is free software; you can redistribute it and/or
36 * modify it under the terms of the GNU General Public License as
37 * published by the Free Software Foundation; either version 2 of
38 * the License, or (at your option) any later version.
39 *
40 * This program is distributed in the hope that it will be useful,
41 * but WITHOUT ANY WARRANTY; without even the implied warranty of
42 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
43 * GNU General Public License for more details.
44 *
45 * You should have received a copy of the GNU General Public License
46 * along with this program; if not, write to the Free Software
47 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
48 * MA 02111-1307 USA
49 */
50
wdenkba56f622004-02-06 23:19:44 +000051#ifndef __PPC440_H__
wdenkc00b5f82002-11-03 11:12:02 +000052#define __PPC440_H__
53
Niklaus Gigerdbcc3572009-10-04 20:04:22 +020054#define CONFIG_SYS_DCACHE_SIZE (32 << 10) /* For AMCC 440 CPUs */
Stefan Roese9b94ac62007-10-31 17:55:58 +010055
Stefan Roese5e7abce2010-09-11 09:31:43 +020056/*
wdenkc00b5f82002-11-03 11:12:02 +000057 * DCRs & Related
Stefan Roese5e7abce2010-09-11 09:31:43 +020058 */
wdenkc00b5f82002-11-03 11:12:02 +000059
Stefan Roese5e7abce2010-09-11 09:31:43 +020060/* Memory mapped registers */
61#define PCIL0_CFGADR (CONFIG_SYS_PCI_BASE + 0x0ec00000)
62#define PCIL0_CFGDATA (CONFIG_SYS_PCI_BASE + 0x0ec00004)
63#define PCIL0_CFGBASE (CONFIG_SYS_PCI_BASE + 0x0ec80000)
64#define PCIL0_IOBASE (CONFIG_SYS_PCI_BASE + 0x08000000)
65
66/* DCR registers */
67
68/* CPR register declarations */
Stefan Roesed1c3b272009-09-09 16:25:29 +020069#define CPR0_PLLC 0x0040
70#define CPR0_PLLD 0x0060
Niklaus Gigerf80e61d2009-10-04 20:04:19 +020071#define CPR0_PRIMAD0 0x0080
72#define CPR0_PRIMBD0 0x00a0
73#define CPR0_OPBD0 0x00c0
Stefan Roesed1c3b272009-09-09 16:25:29 +020074#define CPR0_PERD 0x00e0
75#define CPR0_MALD 0x0100
76#define CPR0_SPCID 0x0120
77#define CPR0_ICFG 0x0140
wdenkba56f622004-02-06 23:19:44 +000078
Stefan Roese5e7abce2010-09-11 09:31:43 +020079/* SDR register definations */
80#define SDR0_SDSTP0 0x0020
81#define SDR0_SDSTP1 0x0021
Stefan Roesed1c3b272009-09-09 16:25:29 +020082#define SDR0_PINSTP 0x0040
83#define SDR0_SDCS0 0x0060
Stefan Roese5e7abce2010-09-11 09:31:43 +020084#define SDR0_ECID0 0x0080
85#define SDR0_ECID1 0x0081
86#define SDR0_ECID2 0x0082
87#define SDR0_ECID3 0x0083
88#define SDR0_DDR0 0x00e1
Stefan Roesed1c3b272009-09-09 16:25:29 +020089#define SDR0_EBC 0x0100
Stefan Roese5e7abce2010-09-11 09:31:43 +020090#define SDR0_UART0 0x0120
91#define SDR0_UART1 0x0121
92#define SDR0_UART2 0x0122
93#define SDR0_UART3 0x0123
Stefan Roesed1c3b272009-09-09 16:25:29 +020094#define SDR0_CP440 0x0180
95#define SDR0_XCR 0x01c0
Stefan Roese5e7abce2010-09-11 09:31:43 +020096#define SDR0_XCR0 0x01c0
Stefan Roesed1c3b272009-09-09 16:25:29 +020097#define SDR0_XPLLC 0x01c1
98#define SDR0_XPLLD 0x01c2
99#define SDR0_SRST 0x0200
Stefan Roese5e7abce2010-09-11 09:31:43 +0200100#define SDR0_SRST0 SDR0_SRST
101#define SDR0_SRST1 0x0201
102#define SDR0_AMP0 0x0240
103#define SDR0_AMP1 0x0241
Stefan Roesed1c3b272009-09-09 16:25:29 +0200104#define SDR0_USB0 0x0320
105#define SDR0_CUST0 0x4000
106#define SDR0_CUST1 0x4002
Stefan Roesed1c3b272009-09-09 16:25:29 +0200107#define SDR0_CUST2 0x4004
108#define SDR0_CUST3 0x4006
Stefan Roese5e7abce2010-09-11 09:31:43 +0200109#define SDR0_PFC0 0x4100
110#define SDR0_PFC1 0x4101
111#define SDR0_PFC2 0x4102
112#define SDR0_PFC4 0x4104
113#define SDR0_MFR 0x4300
Marian Balakowicz6c5879f2006-06-30 16:30:46 +0200114
Stefan Roese5e7abce2010-09-11 09:31:43 +0200115#define SDR0_DDR0_DDRM_DECODE(n) ((((u32)(n)) >> 29) & 0x03)
Marian Balakowicz6c5879f2006-06-30 16:30:46 +0200116
Stefan Roese5e7abce2010-09-11 09:31:43 +0200117#define SDR0_PCI0_PAE_MASK (0x80000000 >> 0)
118#define SDR0_XCR0_PAE_MASK (0x80000000 >> 0)
119
120#define SDR0_PFC0_GEIE_MASK 0x00003e00
121#define SDR0_PFC0_GEIE_TRE 0x00003e00
122#define SDR0_PFC0_GEIE_NOTRE 0x00000000
123#define SDR0_PFC0_TRE_MASK (0x80000000 >> 23)
124#define SDR0_PFC0_TRE_DISABLE 0x00000000
125#define SDR0_PFC0_TRE_ENABLE (0x80000000 >> 23)
126
127/*
128 * Core Configuration/MMU configuration for 440
129 */
130#define CCR0_DAPUIB 0x00100000
131#define CCR0_DTB 0x00008000
132
Stefan Roese5e7abce2010-09-11 09:31:43 +0200133#define SDR0_SDCS_SDD (0x80000000 >> 31)
Stefan Roesec157d8e2005-08-01 16:41:48 +0200134
Stefan Roese5e7abce2010-09-11 09:31:43 +0200135/* todo: move this code from macro offsets to struct */
Niklaus Gigerf80e61d2009-10-04 20:04:19 +0200136#define PCIL0_VENDID (PCIL0_CFGBASE + PCI_VENDOR_ID )
137#define PCIL0_DEVID (PCIL0_CFGBASE + PCI_DEVICE_ID )
138#define PCIL0_CMD (PCIL0_CFGBASE + PCI_COMMAND )
139#define PCIL0_STATUS (PCIL0_CFGBASE + PCI_STATUS )
140#define PCIL0_REVID (PCIL0_CFGBASE + PCI_REVISION_ID )
141#define PCIL0_CLS (PCIL0_CFGBASE + PCI_CLASS_CODE)
142#define PCIL0_CACHELS (PCIL0_CFGBASE + PCI_CACHE_LINE_SIZE )
143#define PCIL0_LATTIM (PCIL0_CFGBASE + PCI_LATENCY_TIMER )
144#define PCIL0_HDTYPE (PCIL0_CFGBASE + PCI_HEADER_TYPE )
145#define PCIL0_BIST (PCIL0_CFGBASE + PCI_BIST )
146#define PCIL0_BAR0 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_0 )
147#define PCIL0_BAR1 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_1 )
148#define PCIL0_BAR2 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_2 )
149#define PCIL0_BAR3 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_3 )
150#define PCIL0_BAR4 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_4 )
151#define PCIL0_BAR5 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_5 )
152#define PCIL0_CISPTR (PCIL0_CFGBASE + PCI_CARDBUS_CIS )
153#define PCIL0_SBSYSVID (PCIL0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
154#define PCIL0_SBSYSID (PCIL0_CFGBASE + PCI_SUBSYSTEM_ID )
155#define PCIL0_EROMBA (PCIL0_CFGBASE + PCI_ROM_ADDRESS )
156#define PCIL0_CAP (PCIL0_CFGBASE + PCI_CAPABILITY_LIST )
157#define PCIL0_RES0 (PCIL0_CFGBASE + 0x0035 )
158#define PCIL0_RES1 (PCIL0_CFGBASE + 0x0036 )
159#define PCIL0_RES2 (PCIL0_CFGBASE + 0x0038 )
160#define PCIL0_INTLN (PCIL0_CFGBASE + PCI_INTERRUPT_LINE )
161#define PCIL0_INTPN (PCIL0_CFGBASE + PCI_INTERRUPT_PIN )
Niklaus Gigerdbcc3572009-10-04 20:04:22 +0200162
Niklaus Gigerf80e61d2009-10-04 20:04:19 +0200163#define PCIL0_MINGNT (PCIL0_CFGBASE + PCI_MIN_GNT )
164#define PCIL0_MAXLTNCY (PCIL0_CFGBASE + PCI_MAX_LAT )
wdenkc00b5f82002-11-03 11:12:02 +0000165
Niklaus Gigerf80e61d2009-10-04 20:04:19 +0200166#define PCIL0_POM0LAL (PCIL0_CFGBASE + 0x0068)
167#define PCIL0_POM0LAH (PCIL0_CFGBASE + 0x006c)
168#define PCIL0_POM0SA (PCIL0_CFGBASE + 0x0070)
169#define PCIL0_POM0PCIAL (PCIL0_CFGBASE + 0x0074)
170#define PCIL0_POM0PCIAH (PCIL0_CFGBASE + 0x0078)
171#define PCIL0_POM1LAL (PCIL0_CFGBASE + 0x007c)
172#define PCIL0_POM1LAH (PCIL0_CFGBASE + 0x0080)
173#define PCIL0_POM1SA (PCIL0_CFGBASE + 0x0084)
174#define PCIL0_POM1PCIAL (PCIL0_CFGBASE + 0x0088)
175#define PCIL0_POM1PCIAH (PCIL0_CFGBASE + 0x008c)
176#define PCIL0_POM2SA (PCIL0_CFGBASE + 0x0090)
wdenkc00b5f82002-11-03 11:12:02 +0000177
Niklaus Gigerf80e61d2009-10-04 20:04:19 +0200178#define PCIL0_PIM0SA (PCIL0_CFGBASE + 0x0098)
179#define PCIL0_PIM0LAL (PCIL0_CFGBASE + 0x009c)
180#define PCIL0_PIM0LAH (PCIL0_CFGBASE + 0x00a0)
181#define PCIL0_PIM1SA (PCIL0_CFGBASE + 0x00a4)
182#define PCIL0_PIM1LAL (PCIL0_CFGBASE + 0x00a8)
183#define PCIL0_PIM1LAH (PCIL0_CFGBASE + 0x00ac)
184#define PCIL0_PIM2SA (PCIL0_CFGBASE + 0x00b0)
185#define PCIL0_PIM2LAL (PCIL0_CFGBASE + 0x00b4)
186#define PCIL0_PIM2LAH (PCIL0_CFGBASE + 0x00b8)
wdenkc00b5f82002-11-03 11:12:02 +0000187
Niklaus Gigerf80e61d2009-10-04 20:04:19 +0200188#define PCIL0_STS (PCIL0_CFGBASE + 0x00e0)
wdenkc00b5f82002-11-03 11:12:02 +0000189
wdenkc00b5f82002-11-03 11:12:02 +0000190#endif /* __PPC440_H__ */