blob: 59c6f8ea5eeffaf7bf3bbdcae3fc90b18509a8c0 [file] [log] [blame]
Po-Yu Chuang43a5f0d2009-11-11 17:27:30 +08001/*
2 * (C) Copyright 2009 Faraday Technology
3 * Po-Yu Chuang <ratbert@faraday-tech.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20/*
21 * Static Memory Controller
22 */
23#ifndef __FTSMC020_H
24#define __FTSMC020_H
25
26#ifndef __ASSEMBLY__
27
Macpaul Lin56cd2472011-05-01 22:17:30 +000028struct ftsmc020_bank {
29 unsigned int cr;
30 unsigned int tpr;
31};
32
Po-Yu Chuang43a5f0d2009-11-11 17:27:30 +080033struct ftsmc020 {
Macpaul Lin56cd2472011-05-01 22:17:30 +000034 struct ftsmc020_bank bank[4]; /* 0x00 - 0x1c */
35 unsigned int pad[8]; /* 0x20 - 0x3c */
36 unsigned int ssr; /* 0x40 */
Po-Yu Chuang43a5f0d2009-11-11 17:27:30 +080037};
38
39void ftsmc020_init(void);
40
41#endif /* __ASSEMBLY__ */
42
43/*
44 * Memory Bank Configuration Register
45 */
46#define FTSMC020_BANK_ENABLE (1 << 28)
47#define FTSMC020_BANK_BASE(x) ((x) & 0x0fff1000)
48
49#define FTSMC020_BANK_WPROT (1 << 11)
50
Macpaul Lin10ba1d32011-05-01 22:17:31 +000051#define FTSMC020_BANK_TYPE1 (1 << 10)
52#define FTSMC020_BANK_TYPE2 (1 << 9)
53#define FTSMC020_BANK_TYPE3 (1 << 8)
54
Po-Yu Chuang43a5f0d2009-11-11 17:27:30 +080055#define FTSMC020_BANK_SIZE_32K (0xb << 4)
56#define FTSMC020_BANK_SIZE_64K (0xc << 4)
57#define FTSMC020_BANK_SIZE_128K (0xd << 4)
58#define FTSMC020_BANK_SIZE_256K (0xe << 4)
59#define FTSMC020_BANK_SIZE_512K (0xf << 4)
60#define FTSMC020_BANK_SIZE_1M (0x0 << 4)
61#define FTSMC020_BANK_SIZE_2M (0x1 << 4)
62#define FTSMC020_BANK_SIZE_4M (0x2 << 4)
63#define FTSMC020_BANK_SIZE_8M (0x3 << 4)
64#define FTSMC020_BANK_SIZE_16M (0x4 << 4)
65#define FTSMC020_BANK_SIZE_32M (0x5 << 4)
Macpaul Lin10ba1d32011-05-01 22:17:31 +000066#define FTSMC020_BANK_SIZE_64M (0x6 << 4)
Po-Yu Chuang43a5f0d2009-11-11 17:27:30 +080067
68#define FTSMC020_BANK_MBW_8 (0x0 << 0)
69#define FTSMC020_BANK_MBW_16 (0x1 << 0)
70#define FTSMC020_BANK_MBW_32 (0x2 << 0)
71
72/*
73 * Memory Bank Timing Parameter Register
74 */
75#define FTSMC020_TPR_ETRNA(x) (((x) & 0xf) << 28)
76#define FTSMC020_TPR_EATI(x) (((x) & 0xf) << 24)
77#define FTSMC020_TPR_RBE (1 << 20)
78#define FTSMC020_TPR_AST(x) (((x) & 0x3) << 18)
79#define FTSMC020_TPR_CTW(x) (((x) & 0x3) << 16)
80#define FTSMC020_TPR_ATI(x) (((x) & 0xf) << 12)
81#define FTSMC020_TPR_AT2(x) (((x) & 0x3) << 8)
82#define FTSMC020_TPR_WTC(x) (((x) & 0x3) << 6)
83#define FTSMC020_TPR_AHT(x) (((x) & 0x3) << 4)
84#define FTSMC020_TPR_TRNA(x) (((x) & 0xf) << 0)
85
86#endif /* __FTSMC020_H */