blob: 855711e62907e9b27d60f242f2d4581735265a70 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05302/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +05308 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
16
17/*
18 * SoC Configuration
19 */
Christian Rieschb67d8812012-02-02 00:44:39 +000020#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053021#define CONFIG_SYS_OSCIN_FREQ 24000000
22#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
23#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053024
Adam Ford7bb33e42020-06-29 18:49:41 -050025#ifdef CONFIG_MTD_NOR_FLASH
Lad, Prabhakar63777662012-06-24 21:35:23 +000026#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
Lad, Prabhakar63777662012-06-24 21:35:23 +000027#endif
28
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053029/*
30 * Memory Info
31 */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053032#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
33#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner97003752010-08-23 09:08:15 -040034#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Adam Ford15b8c752019-02-25 21:53:46 -060035#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
36#define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053037/* memtest start addr */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053038
39/* memtest will be run on 16MB */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053040
Christian Riesch3d2c8e62011-12-09 09:47:37 +000041#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
42 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
43 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
44 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
45 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
46 DAVINCI_SYSCFG_SUSPSRC_I2C)
47
48/*
49 * PLL configuration
50 */
Christian Riesch3d2c8e62011-12-09 09:47:37 +000051
52#define CONFIG_SYS_DA850_PLL0_PLLM 24
53#define CONFIG_SYS_DA850_PLL1_PLLM 21
54
55/*
56 * DDR2 memory configuration
57 */
58#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
59 DV_DDR_PHY_EXT_STRBEN | \
60 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
61
62#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
63 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
64 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
65 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
66 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
67 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
68 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
69 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
70
71/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
72#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
73
74#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
75 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
76 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
77 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
78 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
79 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
80 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
81 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
82 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
83
84#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
85 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
86 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
87 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
88 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
89 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
90 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
91 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
92
93#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
94#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
95
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053096/*
97 * Serial Driver info
98 */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +053099#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530100
Stefano Babicd73a8a12010-11-11 15:38:02 +0100101#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Stefano Babicd73a8a12010-11-11 15:38:02 +0100102
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530103/*
104 * I2C Configuration
105 */
Adam Fordc7742072017-09-17 20:43:48 -0500106#ifndef CONFIG_SPL_BUILD
Sudhakar Rajashekharad2607402010-11-18 09:59:37 -0500107#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Adam Fordc7742072017-09-17 20:43:48 -0500108#endif
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530109
110/*
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400111 * Flash & Environment
112 */
Miquel Raynal88718be2019-10-03 19:50:03 +0200113#ifdef CONFIG_MTD_RAW_NAND
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400114#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
115#define CONFIG_SYS_NAND_PAGE_2K
116#define CONFIG_SYS_NAND_CS 3
117#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benard34fa0702013-04-22 05:55:00 +0000118#define CONFIG_SYS_NAND_MASK_CLE 0x10
119#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400120#undef CONFIG_SYS_NAND_HW_ECC
121#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000122#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Adam Ford93f33622018-08-15 13:22:03 -0500123#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x40000
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000124#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
125#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
126#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
127 CONFIG_SYS_NAND_U_BOOT_SIZE - \
128 CONFIG_SYS_MALLOC_LEN - \
129 GENERATED_GBL_DATA_SIZE)
130#define CONFIG_SYS_NAND_ECCPOS { \
131 24, 25, 26, 27, 28, \
132 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
133 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
134 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
135 59, 60, 61, 62, 63 }
Lad, Prabhakar122f9c92012-06-24 21:35:22 +0000136#define CONFIG_SYS_NAND_ECCSIZE 512
137#define CONFIG_SYS_NAND_ECCBYTES 10
Ben Gardiner6b2c6462010-10-14 17:26:25 -0400138#endif
139
Adam Ford7bb33e42020-06-29 18:49:41 -0500140#ifdef CONFIG_MTD_NOR_FLASH
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400141#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
Nagabhushana Netagunte1506b0a2011-09-03 22:18:32 -0400142#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
143#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
144#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
145 + 3)
Adam Ford93f33622018-08-15 13:22:03 -0500146#endif
Stefano Babicd73a8a12010-11-11 15:38:02 +0100147
Ben Gardiner3d248d32010-10-14 17:26:29 -0400148/*
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530149 * U-Boot general configuration
150 */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530151#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530152#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530153
154/*
155 * Linux Information
156 */
Ben Gardiner59e0d612010-10-14 17:26:32 -0400157#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netaguntecf2c24e2011-09-03 22:19:28 -0400158#define CONFIG_HWCONFIG /* enable hwconfig */
Adam Forda4670f82017-09-17 20:43:46 -0500159
Adam Forda4670f82017-09-17 20:43:46 -0500160#define DEFAULT_LINUX_BOOT_ENV \
161 "loadaddr=0xc0700000\0" \
162 "fdtaddr=0xc0600000\0" \
163 "scriptaddr=0xc0600000\0"
164
165#include <environment/ti/mmc.h>
166
167#define CONFIG_EXTRA_ENV_SETTINGS \
168 DEFAULT_LINUX_BOOT_ENV \
169 DEFAULT_MMC_TI_ARGS \
170 "bootpart=0:2\0" \
171 "bootdir=/boot\0" \
172 "bootfile=zImage\0" \
173 "fdtfile=da850-evm.dtb\0" \
174 "boot_fdt=yes\0" \
175 "boot_fit=0\0" \
176 "console=ttyS2,115200n8\0" \
177 "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530178
Adam Ford95468e62019-04-30 05:21:42 -0500179/* USB Configs */
Adam Ford95468e62019-04-30 05:21:42 -0500180#define CONFIG_USB_OHCI_NEW
Adam Ford95468e62019-04-30 05:21:42 -0500181#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Adam Ford95468e62019-04-30 05:21:42 -0500182
Adam Forda69c4892021-03-05 20:48:50 -0600183#ifndef CONFIG_MTD_NOR_FLASH
184#define CONFIG_SPL_PAD_TO 32768
185#endif
186
Adam Ford7bb33e42020-06-29 18:49:41 -0500187#ifdef CONFIG_SPL_BUILD
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000188/* defines for SPL */
Tom Rini3f7f2412012-08-14 12:27:13 -0700189#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
190 CONFIG_SYS_MALLOC_LEN)
191#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Christian Riesch3d2c8e62011-12-09 09:47:37 +0000192#define CONFIG_SPL_STACK 0x8001ff00
Albert ARIBAUDb7b5f1a2013-04-12 05:14:32 +0000193#define CONFIG_SPL_MAX_FOOTPRINT 32768
Adam Forda69c4892021-03-05 20:48:50 -0600194
Lad, Prabhakar63777662012-06-24 21:35:23 +0000195#endif
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000196
197/* Load U-Boot Image From MMC */
Lad, Prabhakar0d986e62012-06-24 21:35:20 +0000198
Heiko Schocherab86f722010-09-17 13:10:42 +0200199/* additions for new relocation code, must added to all boards */
Heiko Schocherab86f722010-09-17 13:10:42 +0200200#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakar63777662012-06-24 21:35:23 +0000201
Adam Ford7bb33e42020-06-29 18:49:41 -0500202#ifdef CONFIG_MTD_NOR_FLASH
Lad, Prabhakar63777662012-06-24 21:35:23 +0000203#define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
204#else
Heiko Schocherab86f722010-09-17 13:10:42 +0200205#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200206 GENERATED_GBL_DATA_SIZE)
Adam Ford7bb33e42020-06-29 18:49:41 -0500207#endif /* CONFIG_MTD_NOR_FLASH */
Simon Glass89f5eaa2017-05-17 08:23:09 -0600208
209#include <asm/arch/hardware.h>
210
Sudhakar Rajashekhara89b765c2010-06-10 15:18:15 +0530211#endif /* __CONFIG_H */