blob: aa77f12ef54c589c1508e7e37221c37bd362aec0 [file] [log] [blame]
Tom Warrenf4ef6662011-04-14 12:09:41 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/io.h>
26#include <asm/arch/tegra2.h>
Stephen Warrenae036612011-10-31 06:51:35 +000027#include <asm/arch/pinmux.h>
Tom Warrenccf79882011-09-21 12:40:07 +000028#include <asm/gpio.h>
29#ifdef CONFIG_TEGRA2_MMC
30#include <mmc.h>
31#endif
Stephen Warrenae036612011-10-31 06:51:35 +000032#include "../common/board.h"
Tom Warrenf4ef6662011-04-14 12:09:41 +000033
34/*
Stephen Warrend5ef19b2011-10-31 06:51:37 +000035 * Routine: gpio_config_uart_seaboard
Tom Warrenf4ef6662011-04-14 12:09:41 +000036 * Description: Force GPIO_PI3 low on Seaboard so UART4 works.
37 */
Stephen Warrend5ef19b2011-10-31 06:51:37 +000038static void gpio_config_uart_seaboard(void)
Tom Warrenf4ef6662011-04-14 12:09:41 +000039{
40 int gp = GPIO_PI3;
41 struct gpio_ctlr *gpio = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
42 struct gpio_ctlr_bank *bank = &gpio->gpio_bank[GPIO_BANK(gp)];
43 u32 val;
44
45 /* Enable UART via GPIO_PI3 (port 8, bit 3) so serial console works */
46 val = readl(&bank->gpio_config[GPIO_PORT(gp)]);
47 val |= 1 << GPIO_BIT(gp);
48 writel(val, &bank->gpio_config[GPIO_PORT(gp)]);
49
50 val = readl(&bank->gpio_out[GPIO_PORT(gp)]);
51 val &= ~(1 << GPIO_BIT(gp));
52 writel(val, &bank->gpio_out[GPIO_PORT(gp)]);
53
54 val = readl(&bank->gpio_dir_out[GPIO_PORT(gp)]);
55 val |= 1 << GPIO_BIT(gp);
56 writel(val, &bank->gpio_dir_out[GPIO_PORT(gp)]);
57}
Tom Warrenccf79882011-09-21 12:40:07 +000058
Stephen Warrend5ef19b2011-10-31 06:51:37 +000059void gpio_config_uart(void)
60{
61 if (machine_is_ventana())
62 return;
63 gpio_config_uart_seaboard();
64}
65
Tom Warrenccf79882011-09-21 12:40:07 +000066#ifdef CONFIG_TEGRA2_MMC
67/*
Stephen Warrenae036612011-10-31 06:51:35 +000068 * Routine: pin_mux_mmc
69 * Description: setup the pin muxes/tristate values for the SDMMC(s)
70 */
71static void pin_mux_mmc(void)
72{
73 /* SDMMC4: config 3, x8 on 2nd set of pins */
74 pinmux_set_func(PINGRP_ATB, PMUX_FUNC_SDIO4);
75 pinmux_set_func(PINGRP_GMA, PMUX_FUNC_SDIO4);
76 pinmux_set_func(PINGRP_GME, PMUX_FUNC_SDIO4);
77
78 pinmux_tristate_disable(PINGRP_ATB);
79 pinmux_tristate_disable(PINGRP_GMA);
80 pinmux_tristate_disable(PINGRP_GME);
81
82 /* SDMMC3: SDIO3_CLK, SDIO3_CMD, SDIO3_DAT[3:0] */
83 pinmux_set_func(PINGRP_SDB, PMUX_FUNC_SDIO3);
84 pinmux_set_func(PINGRP_SDC, PMUX_FUNC_SDIO3);
85 pinmux_set_func(PINGRP_SDD, PMUX_FUNC_SDIO3);
86
87 pinmux_tristate_disable(PINGRP_SDC);
88 pinmux_tristate_disable(PINGRP_SDD);
89 pinmux_tristate_disable(PINGRP_SDB);
90
91 /* For power GPIO PI6 */
92 pinmux_tristate_disable(PINGRP_ATA);
93 /* For CD GPIO PI5 */
94 pinmux_tristate_disable(PINGRP_ATC);
95}
96
Tom Warrenccf79882011-09-21 12:40:07 +000097/* this is a weak define that we are overriding */
Stephen Warrenae036612011-10-31 06:51:35 +000098int board_mmc_init(bd_t *bd)
99{
100 debug("board_mmc_init called\n");
101
102 /* Enable muxes, etc. for SDMMC controllers */
103 pin_mux_mmc();
Stephen Warrenae036612011-10-31 06:51:35 +0000104
105 debug("board_mmc_init: init eMMC\n");
106 /* init dev 0, eMMC chip, with 4-bit bus */
107 /* The board has an 8-bit bus, but 8-bit doesn't work yet */
Stephen Warren98778412011-10-31 06:51:36 +0000108 tegra2_mmc_init(0, 4, -1, -1);
Stephen Warrenae036612011-10-31 06:51:35 +0000109
110 debug("board_mmc_init: init SD slot\n");
111 /* init dev 1, SD slot, with 4-bit bus */
Stephen Warren98778412011-10-31 06:51:36 +0000112 tegra2_mmc_init(1, 4, GPIO_PI6, GPIO_PI5);
Tom Warrenccf79882011-09-21 12:40:07 +0000113
114 return 0;
115}
116#endif