blob: 65a63e2b7fc6b0f5cbc6721942b09638de350c53 [file] [log] [blame]
Kim Phillips1c274c42007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillips1c274c42007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Peter Tyser2c7920a2009-05-22 17:23:25 -050017#define CONFIG_MPC832x 1 /* MPC832x CPU specific */
Kim Phillips1c274c42007-07-25 19:25:33 -050018
Wolfgang Denk2ae18242010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
Kim Phillips1c274c42007-07-25 19:25:33 -050021#define CONFIG_PCI 1
Kim Phillips1c274c42007-07-25 19:25:33 -050022
23/*
24 * System Clock Setup
25 */
26#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
27
28#ifndef CONFIG_SYS_CLK_FREQ
29#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
30#endif
31
32/*
33 * Hardware Reset Configuration Word
34 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020035#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips1c274c42007-07-25 19:25:33 -050036 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
37 HRCWL_DDR_TO_SCB_CLK_2X1 |\
38 HRCWL_VCO_1X2 |\
39 HRCWL_CSB_TO_CLKIN_2X1 |\
40 HRCWL_CORE_TO_CSB_2_5X1 |\
41 HRCWL_CE_PLL_VCO_DIV_2 |\
42 HRCWL_CE_PLL_DIV_1X1 |\
43 HRCWL_CE_TO_PLL_1X3)
44
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1c274c42007-07-25 19:25:33 -050046 HRCWH_PCI_HOST |\
47 HRCWH_PCI1_ARBITER_ENABLE |\
48 HRCWH_CORE_ENABLE |\
49 HRCWH_FROM_0X00000100 |\
50 HRCWH_BOOTSEQ_DISABLE |\
51 HRCWH_SW_WATCHDOG_DISABLE |\
52 HRCWH_ROM_LOC_LOCAL_16BIT |\
53 HRCWH_BIG_ENDIAN |\
54 HRCWH_LALE_NORMAL)
55
56/*
57 * System IO Config
58 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -050060
Kim Phillips1c274c42007-07-25 19:25:33 -050061/*
62 * IMMR new address
63 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips1c274c42007-07-25 19:25:33 -050065
66/*
Michael Barkowski5bbeea82008-03-20 13:15:34 -040067 * System performance
68 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050070#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
71/* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
72#define CONFIG_SYS_SPCR_OPT 1
Michael Barkowski5bbeea82008-03-20 13:15:34 -040073
74/*
Kim Phillips1c274c42007-07-25 19:25:33 -050075 * DDR Setup
76 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050077#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
78#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Kim Phillips1c274c42007-07-25 19:25:33 -050080
81#undef CONFIG_SPD_EEPROM
82#if defined(CONFIG_SPD_EEPROM)
83/* Determine DDR configuration from I2C interface
84 */
85#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
86#else
87/* Manually set up DDR parameters
88 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050089#define CONFIG_SYS_DDR_SIZE 64 /* MB */
90#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger4dde49d2011-10-11 23:57:12 -050091 | CSCONFIG_ROW_BIT_13 \
92 | CSCONFIG_COL_BIT_9)
Michael Barkowski5bbeea82008-03-20 13:15:34 -040093 /* 0x80010101 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050094#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
95 | (0 << TIMING_CFG0_WRT_SHIFT) \
96 | (0 << TIMING_CFG0_RRT_SHIFT) \
97 | (0 << TIMING_CFG0_WWT_SHIFT) \
98 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
99 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
100 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
101 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -0400102 /* 0x00220802 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500103#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
104 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
105 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
106 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
107 | (3 << TIMING_CFG1_REFREC_SHIFT) \
108 | (2 << TIMING_CFG1_WRREC_SHIFT) \
109 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
110 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400111 /* 0x26253222 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500112#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
113 | (31 << TIMING_CFG2_CPO_SHIFT) \
114 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
115 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
116 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
117 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
118 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400119 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDR_TIMING_3 0x00000000
121#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowskifc549c82008-03-20 13:15:28 -0400122 /* 0x02000000 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500123#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
124 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400125 /* 0x44480232 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500126#define CONFIG_SYS_DDR_MODE2 0x8000c000
127#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
128 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -0400129 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500131#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400132 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500133 | SDRAM_CFG_32_BE)
Michael Barkowskifc549c82008-03-20 13:15:28 -0400134 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillips1c274c42007-07-25 19:25:33 -0500136#endif
137
138/*
139 * Memory test
140 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
142#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
143#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillips1c274c42007-07-25 19:25:33 -0500144
145/*
146 * The reserved memory
147 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200148#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1c274c42007-07-25 19:25:33 -0500149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
151#define CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500152#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#undef CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500154#endif
155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500157#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500158#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Kim Phillips1c274c42007-07-25 19:25:33 -0500159
160/*
161 * Initial RAM Base Address Setup
162 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500164#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
165#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
166#define CONFIG_SYS_GBL_DATA_OFFSET \
167 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1c274c42007-07-25 19:25:33 -0500168
169/*
170 * Local Bus Configuration & Clock Setup
171 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500172#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
173#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -0500175
176/*
177 * FLASH on the Local Bus
178 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200180#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500181#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500183#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Kim Phillips1c274c42007-07-25 19:25:33 -0500184
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500185 /* Window base at flash base */
186#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500187#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Kim Phillips1c274c42007-07-25 19:25:33 -0500188
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500189#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500190 | BR_PS_16 /* 16 bit port */ \
191 | BR_MS_GPCM /* MSEL = GPCM */ \
192 | BR_V) /* valid */
193#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
194 | OR_GPCM_XAM \
195 | OR_GPCM_CSNT \
196 | OR_GPCM_ACS_DIV2 \
197 | OR_GPCM_XACS \
198 | OR_GPCM_SCY_15 \
199 | OR_GPCM_TRLX_SET \
200 | OR_GPCM_EHTR_SET \
201 | OR_GPCM_EAD)
202 /* 0xFE006FF7 */
Kim Phillips1c274c42007-07-25 19:25:33 -0500203
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500204#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
205#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillips1c274c42007-07-25 19:25:33 -0500206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillips1c274c42007-07-25 19:25:33 -0500208
209/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500210 * Serial Port
211 */
212#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_NS16550
214#define CONFIG_SYS_NS16550_SERIAL
215#define CONFIG_SYS_NS16550_REG_SIZE 1
216#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1c274c42007-07-25 19:25:33 -0500217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500219 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1c274c42007-07-25 19:25:33 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
222#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1c274c42007-07-25 19:25:33 -0500223
224#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsa059e902010-04-15 17:36:05 -0500225#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips1c274c42007-07-25 19:25:33 -0500226/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_HUSH_PARSER
Kim Phillips1c274c42007-07-25 19:25:33 -0500228
229/* pass open firmware flat tree */
230#define CONFIG_OF_LIBFDT 1
231#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600232#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips1c274c42007-07-25 19:25:33 -0500233
234/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200235#define CONFIG_SYS_I2C
236#define CONFIG_SYS_I2C_FSL
237#define CONFIG_SYS_FSL_I2C_SPEED 400000
238#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
239#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
240#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1c274c42007-07-25 19:25:33 -0500241
242/*
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400243 * Config on-board EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500244 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
246#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
247#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
248#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillips1c274c42007-07-25 19:25:33 -0500249
250/*
251 * General PCI
252 * Addresses are mapped 1-1.
253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
255#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
256#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
257#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
258#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
259#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
260#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
261#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
262#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500263
264#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000265#define CONFIG_PCI_INDIRECT_BRIDGE
Michael Barkowski8f325cf2008-03-28 15:15:38 -0400266#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillips1c274c42007-07-25 19:25:33 -0500267#define CONFIG_PCI_PNP /* do pci plug-and-play */
268
269#undef CONFIG_EEPRO100
270#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1c274c42007-07-25 19:25:33 -0500272
273#endif /* CONFIG_PCI */
274
Kim Phillips1c274c42007-07-25 19:25:33 -0500275/*
276 * QE UEC ethernet configuration
277 */
278#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500279#define CONFIG_ETHPRIME "UEC0"
Kim Phillips1c274c42007-07-25 19:25:33 -0500280
281#define CONFIG_UEC_ETH1 /* ETH3 */
282
283#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
285#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
286#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
287#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
288#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500289#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100290#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500291#endif
292
293#define CONFIG_UEC_ETH2 /* ETH4 */
294
295#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
297#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
298#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
299#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
300#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500301#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100302#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500303#endif
304
305/*
306 * Environment
307 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200309 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500310 #define CONFIG_ENV_ADDR \
311 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200312 #define CONFIG_ENV_SECT_SIZE 0x20000
313 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500314#else
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500315 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200316 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200318 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500319#endif
320
321#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1c274c42007-07-25 19:25:33 -0500323
324/*
325 * BOOTP options
326 */
327#define CONFIG_BOOTP_BOOTFILESIZE
328#define CONFIG_BOOTP_BOOTPATH
329#define CONFIG_BOOTP_GATEWAY
330#define CONFIG_BOOTP_HOSTNAME
331
332/*
333 * Command line configuration.
334 */
335#include <config_cmd_default.h>
336
337#define CONFIG_CMD_PING
338#define CONFIG_CMD_I2C
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400339#define CONFIG_CMD_EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500340#define CONFIG_CMD_ASKENV
341
342#if defined(CONFIG_PCI)
343 #define CONFIG_CMD_PCI
344#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500346 #undef CONFIG_CMD_SAVEENV
Kim Phillips1c274c42007-07-25 19:25:33 -0500347 #undef CONFIG_CMD_LOADS
348#endif
349
350#undef CONFIG_WATCHDOG /* watchdog disabled */
351
352/*
353 * Miscellaneous configurable options
354 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500355#define CONFIG_SYS_LONGHELP /* undef to save memory */
356#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1c274c42007-07-25 19:25:33 -0500357
358#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500360#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500362#endif
363
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500364 /* Print Buffer Size */
365#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500367 /* Boot Argument Buffer Size */
368#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Kim Phillips1c274c42007-07-25 19:25:33 -0500369
370/*
371 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700372 * have to be in the first 256 MB of memory, since this is
Kim Phillips1c274c42007-07-25 19:25:33 -0500373 * the maximum mapped by the Linux kernel during initialization.
374 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500375 /* Initial Memory map for Linux */
376#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kim Phillips1c274c42007-07-25 19:25:33 -0500377
378/*
379 * Core HID Setup
380 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500381#define CONFIG_SYS_HID0_INIT 0x000000000
382#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
383 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips1c274c42007-07-25 19:25:33 -0500385
386/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500387 * MMU Setup
388 */
Becky Bruce31d82672008-05-08 19:02:12 -0500389#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Kim Phillips1c274c42007-07-25 19:25:33 -0500390
391/* DDR: cache cacheable */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500392#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500393 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500394 | BATL_MEMCOHERENCE)
395#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
396 | BATU_BL_256M \
397 | BATU_VS \
398 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
400#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips1c274c42007-07-25 19:25:33 -0500401
402/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500403#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500404 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500405 | BATL_CACHEINHIBIT \
406 | BATL_GUARDEDSTORAGE)
407#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
408 | BATU_BL_4M \
409 | BATU_VS \
410 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
412#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips1c274c42007-07-25 19:25:33 -0500413
414/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500415#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500416 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500417 | BATL_MEMCOHERENCE)
418#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
419 | BATU_BL_32M \
420 | BATU_VS \
421 | BATU_VP)
422#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500423 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500424 | BATL_CACHEINHIBIT \
425 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips1c274c42007-07-25 19:25:33 -0500427
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_IBAT3L (0)
429#define CONFIG_SYS_IBAT3U (0)
430#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
431#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips1c274c42007-07-25 19:25:33 -0500432
433/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500434#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500435#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \
436 | BATU_BL_128K \
437 | BATU_VS \
438 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200439#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
440#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips1c274c42007-07-25 19:25:33 -0500441
442#ifdef CONFIG_PCI
443/* PCI MEM space: cacheable */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500444#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500445 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500446 | BATL_MEMCOHERENCE)
447#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \
448 | BATU_BL_256M \
449 | BATU_VS \
450 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200451#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
452#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips1c274c42007-07-25 19:25:33 -0500453/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500454#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500455 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500456 | BATL_CACHEINHIBIT \
457 | BATL_GUARDEDSTORAGE)
458#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \
459 | BATU_BL_256M \
460 | BATU_VS \
461 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
463#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500464#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200465#define CONFIG_SYS_IBAT5L (0)
466#define CONFIG_SYS_IBAT5U (0)
467#define CONFIG_SYS_IBAT6L (0)
468#define CONFIG_SYS_IBAT6U (0)
469#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
470#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
471#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
472#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500473#endif
474
475/* Nothing in BAT7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200476#define CONFIG_SYS_IBAT7L (0)
477#define CONFIG_SYS_IBAT7U (0)
478#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
479#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1c274c42007-07-25 19:25:33 -0500480
Kim Phillips1c274c42007-07-25 19:25:33 -0500481#if (CONFIG_CMD_KGDB)
482#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1c274c42007-07-25 19:25:33 -0500483#endif
484
485/*
486 * Environment Configuration
487 */
488#define CONFIG_ENV_OVERWRITE
489
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500490#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
491#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillips1c274c42007-07-25 19:25:33 -0500492
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500493/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
494 * (see CONFIG_SYS_I2C_EEPROM) */
495 /* MAC address offset in I2C EEPROM */
496#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400497
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500498#define CONFIG_NETDEV "eth1"
Kim Phillips1c274c42007-07-25 19:25:33 -0500499
500#define CONFIG_HOSTNAME mpc8323erdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000501#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000502#define CONFIG_BOOTFILE "uImage"
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500503 /* U-Boot image on TFTP server */
504#define CONFIG_UBOOTPATH "u-boot.bin"
505#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
506#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillips1c274c42007-07-25 19:25:33 -0500507
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500508 /* default location for tftp and bootm */
509#define CONFIG_LOADADDR 800000
Kim Phillips7fd0bea2008-09-24 08:46:25 -0500510#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Kim Phillips1c274c42007-07-25 19:25:33 -0500511#define CONFIG_BAUDRATE 115200
512
Kim Phillips1c274c42007-07-25 19:25:33 -0500513#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500514 "netdev=" CONFIG_NETDEV "\0" \
515 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500516 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200517 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
518 " +$filesize; " \
519 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
520 " +$filesize; " \
521 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
522 " $filesize; " \
523 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
524 " +$filesize; " \
525 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
526 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500527 "fdtaddr=780000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500528 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500529 "ramdiskaddr=1000000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500530 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500531 "console=ttyS0\0" \
532 "setbootargs=setenv bootargs " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500533 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillips1c274c42007-07-25 19:25:33 -0500534 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500535 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
536 "$netdev:off "\
Kim Phillips1c274c42007-07-25 19:25:33 -0500537 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
538
539#define CONFIG_NFSBOOTCOMMAND \
540 "setenv rootdev /dev/nfs;" \
541 "run setbootargs;" \
542 "run setipargs;" \
543 "tftp $loadaddr $bootfile;" \
544 "tftp $fdtaddr $fdtfile;" \
545 "bootm $loadaddr - $fdtaddr"
546
547#define CONFIG_RAMBOOTCOMMAND \
548 "setenv rootdev /dev/ram;" \
549 "run setbootargs;" \
550 "tftp $ramdiskaddr $ramdiskfile;" \
551 "tftp $loadaddr $bootfile;" \
552 "tftp $fdtaddr $fdtfile;" \
553 "bootm $loadaddr $ramdiskaddr $fdtaddr"
554
Kim Phillips1c274c42007-07-25 19:25:33 -0500555#endif /* __CONFIG_H */