Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 1 | /* |
| 2 | * UniPhier SG (SoC Glue) block registers |
| 3 | * |
Masahiro Yamada | e27d6c7 | 2017-01-21 18:05:26 +0900 | [diff] [blame] | 4 | * Copyright (C) 2011-2015 Copyright (C) 2011-2015 Panasonic Corporation |
| 5 | * Copyright (C) 2016-2017 Socionext Inc. |
| 6 | * Author: Masahiro Yamada <yamada.masahiro@socionext.com> |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 7 | * |
| 8 | * SPDX-License-Identifier: GPL-2.0+ |
| 9 | */ |
| 10 | |
Masahiro Yamada | e27d6c7 | 2017-01-21 18:05:26 +0900 | [diff] [blame] | 11 | #ifndef UNIPHIER_SG_REGS_H |
| 12 | #define UNIPHIER_SG_REGS_H |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 13 | |
| 14 | /* Base Address */ |
| 15 | #define SG_CTRL_BASE 0x5f800000 |
| 16 | #define SG_DBG_BASE 0x5f900000 |
| 17 | |
| 18 | /* Revision */ |
| 19 | #define SG_REVISION (SG_CTRL_BASE | 0x0000) |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 20 | |
| 21 | /* Memory Configuration */ |
| 22 | #define SG_MEMCONF (SG_CTRL_BASE | 0x0400) |
| 23 | |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 24 | #define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0)) |
Masahiro Yamada | 367a0d5 | 2015-01-21 15:27:47 +0900 | [diff] [blame] | 25 | #define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0)) |
| 26 | #define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0)) |
| 27 | #define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0)) |
| 28 | #define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0)) |
| 29 | #define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0)) |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 30 | #define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8) |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 31 | #define SG_MEMCONF_CH0_NUM_1 (0x1 << 8) |
| 32 | #define SG_MEMCONF_CH0_NUM_2 (0x0 << 8) |
| 33 | |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 34 | #define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2)) |
Masahiro Yamada | 367a0d5 | 2015-01-21 15:27:47 +0900 | [diff] [blame] | 35 | #define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2)) |
| 36 | #define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2)) |
| 37 | #define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2)) |
| 38 | #define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2)) |
| 39 | #define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2)) |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 40 | #define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9) |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 41 | #define SG_MEMCONF_CH1_NUM_1 (0x1 << 9) |
| 42 | #define SG_MEMCONF_CH1_NUM_2 (0x0 << 9) |
| 43 | |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 44 | #define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16)) |
Masahiro Yamada | 0ba924a | 2015-01-21 15:27:48 +0900 | [diff] [blame] | 45 | #define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16)) |
| 46 | #define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16)) |
| 47 | #define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16)) |
| 48 | #define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16)) |
Masahiro Yamada | 9d0c2ce | 2016-04-21 14:43:18 +0900 | [diff] [blame] | 49 | #define SG_MEMCONF_CH2_SZ_1G ((0x1 << 26) | (0x01 << 16)) |
Masahiro Yamada | 323d1f9 | 2015-09-22 00:27:39 +0900 | [diff] [blame] | 50 | #define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24) |
Masahiro Yamada | 0ba924a | 2015-01-21 15:27:48 +0900 | [diff] [blame] | 51 | #define SG_MEMCONF_CH2_NUM_1 (0x1 << 24) |
| 52 | #define SG_MEMCONF_CH2_NUM_2 (0x0 << 24) |
Masahiro Yamada | 9d0c2ce | 2016-04-21 14:43:18 +0900 | [diff] [blame] | 53 | /* PH1-LD6b, ProXstream2, PH1-LD20 only */ |
Masahiro Yamada | 019df87 | 2015-09-22 00:27:41 +0900 | [diff] [blame] | 54 | #define SG_MEMCONF_CH2_DISABLE (0x1 << 21) |
Masahiro Yamada | 0ba924a | 2015-01-21 15:27:48 +0900 | [diff] [blame] | 55 | |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 56 | #define SG_MEMCONF_SPARSEMEM (0x1 << 4) |
| 57 | |
Masahiro Yamada | 395e214 | 2017-04-14 11:30:05 +0900 | [diff] [blame] | 58 | #define SG_USBPHYCTRL (SG_CTRL_BASE | 0x500) |
Masahiro Yamada | 667dbcd | 2016-05-24 21:14:01 +0900 | [diff] [blame] | 59 | #define SG_ETPHYPSHUT (SG_CTRL_BASE | 0x554) |
| 60 | #define SG_ETPHYCNT (SG_CTRL_BASE | 0x550) |
| 61 | |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 62 | /* Pin Control */ |
| 63 | #define SG_PINCTRL_BASE (SG_CTRL_BASE | 0x1000) |
| 64 | |
Masahiro Yamada | 28f40d4 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 65 | /* PH1-Pro4, PH1-Pro5 */ |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 66 | #define SG_LOADPINCTRL (SG_CTRL_BASE | 0x1700) |
| 67 | |
| 68 | /* Input Enable */ |
| 69 | #define SG_IECTRL (SG_CTRL_BASE | 0x1d00) |
| 70 | |
| 71 | /* Pin Monitor */ |
| 72 | #define SG_PINMON0 (SG_DBG_BASE | 0x0100) |
| 73 | |
| 74 | #define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19) |
| 75 | #define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19) |
| 76 | #define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19) |
| 77 | #define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19) |
| 78 | |
| 79 | #define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16) |
| 80 | #define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16) |
| 81 | #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16) |
| 82 | #define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16) |
| 83 | #define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16) |
| 84 | |
| 85 | #define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16) |
| 86 | #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16) |
| 87 | #define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16) |
| 88 | #define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16) |
| 89 | |
Masahiro Yamada | 2d5d1c9 | 2014-11-07 21:08:52 +0900 | [diff] [blame] | 90 | #ifdef __ASSEMBLY__ |
| 91 | |
Masahiro Yamada | 9628afa | 2015-09-11 20:17:48 +0900 | [diff] [blame] | 92 | .macro sg_set_pinsel, pin, muxval, mux_bits, reg_stride, ra, rd |
| 93 | ldr \ra, =(SG_PINCTRL_BASE + \pin * \mux_bits / 32 * \reg_stride) |
Masahiro Yamada | 2d5d1c9 | 2014-11-07 21:08:52 +0900 | [diff] [blame] | 94 | ldr \rd, [\ra] |
Masahiro Yamada | 9628afa | 2015-09-11 20:17:48 +0900 | [diff] [blame] | 95 | and \rd, \rd, #~(((1 << \mux_bits) - 1) << (\pin * \mux_bits % 32)) |
| 96 | orr \rd, \rd, #(\muxval << (\pin * \mux_bits % 32)) |
Masahiro Yamada | 2d5d1c9 | 2014-11-07 21:08:52 +0900 | [diff] [blame] | 97 | str \rd, [\ra] |
| 98 | .endm |
| 99 | |
| 100 | #else |
| 101 | |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 102 | #include <linux/types.h> |
Masahiro Yamada | f6e7f07 | 2015-05-29 17:30:00 +0900 | [diff] [blame] | 103 | #include <linux/io.h> |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 104 | |
Masahiro Yamada | 9628afa | 2015-09-11 20:17:48 +0900 | [diff] [blame] | 105 | static inline void sg_set_pinsel(unsigned pin, unsigned muxval, |
| 106 | unsigned mux_bits, unsigned reg_stride) |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 107 | { |
Masahiro Yamada | 9628afa | 2015-09-11 20:17:48 +0900 | [diff] [blame] | 108 | unsigned shift = pin * mux_bits % 32; |
Masahiro Yamada | 11d3ede | 2016-02-26 18:59:45 +0900 | [diff] [blame] | 109 | unsigned long reg = SG_PINCTRL_BASE + pin * mux_bits / 32 * reg_stride; |
Masahiro Yamada | 9628afa | 2015-09-11 20:17:48 +0900 | [diff] [blame] | 110 | u32 mask = (1U << mux_bits) - 1; |
| 111 | u32 tmp; |
| 112 | |
| 113 | tmp = readl(reg); |
| 114 | tmp &= ~(mask << shift); |
| 115 | tmp |= (mask & muxval) << shift; |
| 116 | writel(tmp, reg); |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 117 | } |
| 118 | |
Masahiro Yamada | c8cc721 | 2016-03-18 16:41:50 +0900 | [diff] [blame] | 119 | static inline void sg_set_iectrl(unsigned pin) |
| 120 | { |
| 121 | unsigned bit = pin % 32; |
| 122 | unsigned long reg = SG_IECTRL + pin / 32 * 4; |
| 123 | u32 tmp; |
| 124 | |
| 125 | tmp = readl(reg); |
| 126 | tmp |= 1 << bit; |
| 127 | writel(tmp, reg); |
| 128 | } |
| 129 | |
Masahiro Yamada | 612ccd9 | 2016-04-21 14:43:15 +0900 | [diff] [blame] | 130 | static inline void sg_set_iectrl_range(unsigned min, unsigned max) |
| 131 | { |
| 132 | int i; |
| 133 | |
| 134 | for (i = min; i <= max; i++) |
| 135 | sg_set_iectrl(i); |
| 136 | } |
| 137 | |
Masahiro Yamada | 5894ca0 | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 138 | #endif /* __ASSEMBLY__ */ |
| 139 | |
Masahiro Yamada | e27d6c7 | 2017-01-21 18:05:26 +0900 | [diff] [blame] | 140 | #endif /* UNIPHIER_SG_REGS_H */ |