blob: 18f7666b1582c18ca5fca37f5b333e4003e02f80 [file] [log] [blame]
Alexey Brodkina7069dd2014-02-04 12:56:19 +04001/*
2 * Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <dwmmc.h>
9#include <malloc.h>
Alexey Brodkin2a5062c2017-03-31 11:14:35 +030010#include <asm/arcregs.h>
Alexey Brodkin0241c312015-04-09 19:50:58 +030011#include "axs10x.h"
Alexey Brodkina7069dd2014-02-04 12:56:19 +040012
13DECLARE_GLOBAL_DATA_PTR;
14
15int board_mmc_init(bd_t *bis)
16{
17 struct dwmci_host *host = NULL;
18
19 host = malloc(sizeof(struct dwmci_host));
20 if (!host) {
21 printf("dwmci_host malloc fail!\n");
22 return 1;
23 }
24
25 memset(host, 0, sizeof(struct dwmci_host));
26 host->name = "Synopsys Mobile storage";
27 host->ioaddr = (void *)ARC_DWMMC_BASE;
28 host->buswidth = 4;
29 host->dev_index = 0;
Alexey Brodkind5717e82015-04-02 10:19:12 +030030 host->bus_hz = 50000000;
Alexey Brodkina7069dd2014-02-04 12:56:19 +040031
Alexey Brodkinf6e27ba2015-10-04 16:10:26 +030032 add_dwmci(host, host->bus_hz / 2, 400000);
Alexey Brodkina7069dd2014-02-04 12:56:19 +040033
34 return 0;
35}
36
Alexey Brodkin0241c312015-04-09 19:50:58 +030037#define AXS_MB_CREG 0xE0011000
38
39int board_early_init_f(void)
40{
41 if (readl((void __iomem *)AXS_MB_CREG + 0x234) & (1 << 28))
42 gd->board_type = AXS_MB_V3;
43 else
44 gd->board_type = AXS_MB_V2;
45
46 return 0;
47}
Alexey Brodkin8b2eb772015-04-13 13:37:05 +030048
49#ifdef CONFIG_ISA_ARCV2
Eugeniy Paltsevf665c142018-03-23 15:35:03 +030050
51void board_jump_and_run(ulong entry, int zero, int arch, uint params)
52{
53 void (*kernel_entry)(int zero, int arch, uint params);
54
55 kernel_entry = (void (*)(int, int, uint))entry;
56
57 smp_set_core_boot_addr(entry, -1);
58 smp_kick_all_cpus();
59 kernel_entry(zero, arch, params);
60}
61
Alexey Brodkin8b2eb772015-04-13 13:37:05 +030062#define RESET_VECTOR_ADDR 0x0
63
64void smp_set_core_boot_addr(unsigned long addr, int corenr)
65{
66 /* All cores have reset vector pointing to 0 */
67 writel(addr, (void __iomem *)RESET_VECTOR_ADDR);
68
69 /* Make sure other cores see written value in memory */
Alexey Brodkinc7d8db62016-06-08 08:19:33 +030070 flush_dcache_all();
Alexey Brodkin8b2eb772015-04-13 13:37:05 +030071}
72
73void smp_kick_all_cpus(void)
74{
75/* CPU start CREG */
76#define AXC003_CREG_CPU_START 0xF0001400
Alexey Brodkin8b2eb772015-04-13 13:37:05 +030077/* Bits positions in CPU start CREG */
78#define BITS_START 0
Alexey Brodkin0b0db982017-03-30 19:18:30 +030079#define BITS_START_MODE 4
Alexey Brodkin8b2eb772015-04-13 13:37:05 +030080#define BITS_CORE_SEL 9
Alexey Brodkin8b2eb772015-04-13 13:37:05 +030081
Alexey Brodkin2a5062c2017-03-31 11:14:35 +030082/*
83 * In axs103 v1.1 START bits semantics has changed quite a bit.
84 * We used to have a generic START bit for all cores selected by CORE_SEL mask.
85 * But now we don't touch CORE_SEL at all because we have a dedicated START bit
86 * for each core:
87 * bit 0: Core 0 (master)
88 * bit 1: Core 1 (slave)
89 */
90#define BITS_START_CORE1 1
91
92#define ARCVER_HS38_3_0 0x53
93
94 int core_family = read_aux_reg(ARC_AUX_IDENTITY) & 0xff;
Alexey Brodkin0b0db982017-03-30 19:18:30 +030095 int cmd = readl((void __iomem *)AXC003_CREG_CPU_START);
Alexey Brodkin2a5062c2017-03-31 11:14:35 +030096
97 if (core_family < ARCVER_HS38_3_0) {
98 cmd |= (1 << BITS_CORE_SEL) | (1 << BITS_START);
99 cmd &= ~(1 << BITS_START_MODE);
100 } else {
101 cmd |= (1 << BITS_START_CORE1);
102 }
Alexey Brodkin0b0db982017-03-30 19:18:30 +0300103 writel(cmd, (void __iomem *)AXC003_CREG_CPU_START);
Alexey Brodkin8b2eb772015-04-13 13:37:05 +0300104}
105#endif