blob: e36036daf0de2015f2ff4cc785cf148bd4793387 [file] [log] [blame]
Andy Fleming67431052007-04-23 02:54:25 -05001/*
2 * Copyright 2004-2007 Freescale Semiconductor.
3 * Copyright 2002,2003, Motorola Inc.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <ppc_asm.tmpl>
25#include <ppc_defs.h>
26#include <asm/cache.h>
27#include <asm/mmu.h>
28#include <config.h>
29#include <mpc85xx.h>
30
Andy Fleming67431052007-04-23 02:54:25 -050031/*
32 * TLB0 and TLB1 Entries
33 *
34 * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
35 * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
36 * these TLB entries are established.
37 *
38 * The TLB entries for DDR are dynamically setup in spd_sdram()
39 * and use TLB1 Entries 8 through 15 as needed according to the
40 * size of DDR memory.
41 *
42 * MAS0: tlbsel, esel, nv
43 * MAS1: valid, iprot, tid, ts, tsize
44 * MAS2: epn, sharen, x0, x1, w, i, m, g, e
45 * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
46 */
47#define entry_start \
48 mflr r1 ; \
49 bl 0f ;
50
51#define entry_end \
520: mflr r0 ; \
53 mtlr r1 ; \
54 blr ;
55
56
57 .section .bootpg, "ax"
58 .globl tlb1_entry
59tlb1_entry:
60 entry_start
61
62 /*
63 * Number of TLB0 and TLB1 entries in the following table
64 */
65 .long (2f-1f)/16
66
671:
68#if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
69 /*
70 * TLB0 4K Non-cacheable, guarded
71 * 0xff700000 4K Initial CCSRBAR mapping
72 *
73 * This ends up at a TLB0 Index==0 entry, and must not collide
74 * with other TLB0 Entries.
75 */
76 .long TLB1_MAS0(0, 0, 0)
77 .long TLB1_MAS1(1, 0, 0, 0, 0)
78 .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,1,0,1,0)
79 .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,0,1,0,1,0,1)
80#else
81#error("Update the number of table entries in tlb1_entry")
82#endif
83
84 /*
85 * TLB0 16K Cacheable, non-guarded
86 * 0xd001_0000 16K Temporary Global data for initialization
87 *
88 * Use four 4K TLB0 entries. These entries must be cacheable
89 * as they provide the bootstrap memory before the memory
90 * controler and real memory have been configured.
91 *
92 * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
93 * and must not collide with other TLB0 entries.
94 */
95
96 .long TLB1_MAS0(0, 0, 0)
97 .long TLB1_MAS1(1, 0, 0, 0, 0)
98 .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR), 0,0,0,0,0,0,0,0)
99 .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR), 0,0,0,0,0,1,0,1,0,1)
100
101 .long TLB1_MAS0(0, 0, 0)
102 .long TLB1_MAS1(1, 0, 0, 0, 0)
103 .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 4 * 1024),
104 0,0,0,0,0,0,0,0)
105 .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 4 * 1024),
106 0,0,0,0,0,1,0,1,0,1)
107
108 .long TLB1_MAS0(0, 0, 0)
109 .long TLB1_MAS1(1, 0, 0, 0, 0)
110 .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024),
111 0,0,0,0,0,0,0,0)
112 .long TLB1_MAS3(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024),
113 0,0,0,0,0,1,0,1,0,1)
114
115 .long TLB1_MAS0(0, 0, 0)
116 .long TLB1_MAS1(1, 0, 0, 0, 0)
117 .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 12 * 1024),
118 0,0,0,0,0,0,0,0)
119 .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 12 * 1024),
120 0,0,0,0,0,1,0,1,0,1)
121
122 /* TLB 1 Initializations */
123 /*
124 * TLBe 0: 16M Non-cacheable, guarded
125 * 0xff000000 16M FLASH (upper half)
126 * Out of reset this entry is only 4K.
127 */
128 .long TLB1_MAS0(1, 0, 0)
129 .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
130 .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE + 0x1000000),
131 0,0,0,0,1,0,1,0)
132 .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE + 0x1000000),
133 0,0,0,0,0,1,0,1,0,1)
134
135 /*
136 * TLBe 1: 16M Non-cacheable, guarded
137 * 0xfe000000 16M FLASH (lower half)
138 */
139 .long TLB1_MAS0(1, 1, 0)
140 .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
141 .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE), 0,0,0,0,1,0,1,0)
142 .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE), 0,0,0,0,0,1,0,1,0,1)
143
144 /*
Haiying Wangc59e4092007-06-19 14:18:34 -0400145 * TLBe 2: 1G Non-cacheable, guarded
146 * 0x80000000 512M PCI1 MEM
147 * 0xa0000000 512M PCIe MEM
Andy Fleming67431052007-04-23 02:54:25 -0500148 */
149 .long TLB1_MAS0(1, 2, 0)
Haiying Wangc59e4092007-06-19 14:18:34 -0400150 .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1G)
Andy Fleming67431052007-04-23 02:54:25 -0500151 .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE), 0,0,0,0,1,0,1,0)
152 .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
153
154 /*
Haiying Wangc59e4092007-06-19 14:18:34 -0400155 * TLBe 3: 64M Non-cacheable, guarded
Andy Fleming67431052007-04-23 02:54:25 -0500156 * 0xe000_0000 1M CCSRBAR
157 * 0xe200_0000 8M PCI1 IO
158 * 0xe280_0000 8M PCIe IO
159 */
Haiying Wangc59e4092007-06-19 14:18:34 -0400160 .long TLB1_MAS0(1, 3, 0)
Andy Fleming67431052007-04-23 02:54:25 -0500161 .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
162 .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR), 0,0,0,0,1,0,1,0)
163 .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR), 0,0,0,0,0,1,0,1,0,1)
164
165 /*
Haiying Wangc59e4092007-06-19 14:18:34 -0400166 * TLBe 4: 64M Cacheable, non-guarded
Andy Fleming67431052007-04-23 02:54:25 -0500167 * 0xf000_0000 64M LBC SDRAM
168 */
Haiying Wangc59e4092007-06-19 14:18:34 -0400169 .long TLB1_MAS0(1, 4, 0)
Andy Fleming67431052007-04-23 02:54:25 -0500170 .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
171 .long TLB1_MAS2(E500_TLB_EPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,0,0,0)
172 .long TLB1_MAS3(E500_TLB_RPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,1,0,1,0,1)
173
174 /*
Haiying Wangc59e4092007-06-19 14:18:34 -0400175 * TLBe 5: 256K Non-cacheable, guarded
Andy Fleming67431052007-04-23 02:54:25 -0500176 * 0xf8000000 32K BCSR
177 * 0xf8008000 32K PIB (CS4)
178 * 0xf8010000 32K PIB (CS5)
179 */
Haiying Wangc59e4092007-06-19 14:18:34 -0400180 .long TLB1_MAS0(1, 5, 0)
Andy Fleming67431052007-04-23 02:54:25 -0500181 .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256K)
182 .long TLB1_MAS2(E500_TLB_EPN(CFG_BCSR_BASE), 0,0,0,0,1,0,1,0)
183 .long TLB1_MAS3(E500_TLB_RPN(CFG_BCSR_BASE), 0,0,0,0,0,1,0,1,0,1)
184
1852:
186 entry_end
187
188/*
189 * LAW(Local Access Window) configuration:
190 *
191 *0) 0x0000_0000 0x7fff_ffff DDR 2G
Haiying Wangc59e4092007-06-19 14:18:34 -0400192 *1) 0x8000_0000 0x9fff_ffff PCI1 MEM 512MB
193 *2) 0xa000_0000 0xbfff_ffff PCIe MEM 512MB
Andy Fleming67431052007-04-23 02:54:25 -0500194 *-) 0xe000_0000 0xe00f_ffff CCSR 1M
195 *3) 0xe200_0000 0xe27f_ffff PCI1 I/O 8M
Haiying Wangc59e4092007-06-19 14:18:34 -0400196 *4) 0xe280_0000 0xe2ff_ffff PCIe I/O 8M
197 *5) 0xc000_0000 0xdfff_ffff SRIO 512MB
Andy Fleming67431052007-04-23 02:54:25 -0500198 *6.a) 0xf000_0000 0xf3ff_ffff SDRAM 64MB
199 *6.b) 0xf800_0000 0xf800_7fff BCSR 32KB
200 *6.c) 0xf800_8000 0xf800_ffff PIB (CS4) 32KB
201 *6.d) 0xf801_0000 0xf801_7fff PIB (CS5) 32KB
202 *6.e) 0xfe00_0000 0xffff_ffff Flash 32MB
203 *
204 *Notes:
205 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
206 * If flash is 8M at default position (last 8M), no LAW needed.
207 *
208 * The defines below are 1-off of the actual LAWAR0 usage.
209 * So LAWAR3 define uses the LAWAR4 register in the ECM.
210 */
211
212#define LAWBAR0 0
Kumar Galaa853d562007-11-29 02:18:59 -0600213#define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
Andy Fleming67431052007-04-23 02:54:25 -0500214
215#define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
Kumar Galaa853d562007-11-29 02:18:59 -0600216#define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_512M))
Andy Fleming67431052007-04-23 02:54:25 -0500217
Haiying Wang1563f562007-11-14 15:52:06 -0500218#define LAWBAR2 ((CFG_PCIE1_MEM_BASE>>12) & 0xfffff)
Kumar Galaa853d562007-11-29 02:18:59 -0600219#define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_PCIE1 | (LAWAR_SIZE & LAWAR_SIZE_512M))
Andy Fleming67431052007-04-23 02:54:25 -0500220
221#define LAWBAR3 ((CFG_PCI1_IO_PHYS>>12) & 0xfffff)
Kumar Galaa853d562007-11-29 02:18:59 -0600222#define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_8M))
Andy Fleming67431052007-04-23 02:54:25 -0500223
Haiying Wang1563f562007-11-14 15:52:06 -0500224#define LAWBAR4 ((CFG_PCIE1_IO_PHYS>>12) & 0xfffff)
Kumar Galaa853d562007-11-29 02:18:59 -0600225#define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_PCIE1 | (LAWAR_SIZE & LAWAR_SIZE_8M))
Andy Fleming67431052007-04-23 02:54:25 -0500226
227#define LAWBAR5 ((CFG_SRIO_MEM_BASE>>12) & 0xfffff)
Kumar Galaa853d562007-11-29 02:18:59 -0600228#define LAWAR5 (LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M))
Andy Fleming67431052007-04-23 02:54:25 -0500229
230/* LBC window - maps 256M. That's SDRAM, BCSR, PIBs, and Flash */
231#define LAWBAR6 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
Kumar Galaa853d562007-11-29 02:18:59 -0600232#define LAWAR6 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M))
Andy Fleming67431052007-04-23 02:54:25 -0500233
234 .section .bootpg, "ax"
235 .globl law_entry
236
237law_entry:
238 entry_start
239 .long (4f-3f)/8
2403:
241 .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
242 .long LAWBAR4,LAWAR4,LAWBAR5,LAWAR5,LAWBAR6,LAWAR6
2434:
244 entry_end