commit | f9b814a8e99390d19628bc1b67c9567fc485d918 | [log] [tgz] |
---|---|---|
author | Sricharan R <r.sricharan@ti.com> | Thu May 30 03:19:34 2013 +0000 |
committer | Tom Rini <trini@ti.com> | Mon Jun 10 08:43:10 2013 -0400 |
tree | 791ab819ecdd0bcb956b12a6004a0d5b63aa2601 | |
parent | 378bd1fb4e965a10b396140e964740c76c960c70 [diff] |
ARM: DRA7xx: Correct the SYS_CLK to 20MHZ The sys_clk on the dra evm board is 20MHZ. Changing the configuration for the same. And also moving V_SCLK, V_OSCK defines to arch/clock.h for OMAP4+ boards. Signed-off-by: Sricharan R <r.sricharan@ti.com> Signed-off-by: Lokesh Vutla <lokeshvutla@ti.com>